APPLICATION NOTE

Application of the PCD3316 Caller Identification IC

AN98071
Abstract

This report describes the CMOS integrated circuit PCD3316 and offers the required application information for designing the device in microprocessor controlled telephone sets and Adjunct Boxes with Caller-ID, Caller-ID on Call Waiting and Caller-Name identification.

Purchase of Philips \( \text{i}^2\text{C} \) components conveys a license under the Philips \( \text{i}^2\text{C} \) patent to use the components in the \( \text{i}^2\text{C} \) system, provided the system conforms to the \( \text{i}^2\text{C} \) specifications defined by Philips.

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.
APPLICATION NOTE

Application of the PCD3316 Caller Identification IC

AN98071

Author(s):
Hans van Loon & Fred van Dongen
Philips Semiconductors Systems Laboratory Eindhoven,
The Netherlands

Keywords
CID / CIDCW
FSK
CAS
Bellcore approved
Add-on for telephone set

Number of pages: 69
Date: 98-08-26
Summary

This report is intended to provide application support on system level (HW as well as SW), for designing electronic telephone sets with the PCD3316 CIDCW receiver. The PCD3316 can be applied in ADSI phones, feature phones and adjunct boxes with (Bellcore) CID, CIDCW and CNAM systems and in CTI systems with VMWI.

The report explains the block diagram of the PCD3316 briefly and describes in more detail the functions of the device. Considerations are given for handling of the input signals as CAS, FSK, ringing and polarity inversion. Supply possibilities are discussed.

Ideas are offered for use of the device in different applications. A Bellcore approved telephone set with CID/ CIDCW and an application with VMWI, both built and tested, are described.

A chapter with ‘frequently asked questions and their answers’ is added.

The appendix gives an overview of the principles of signalling and requirements and standards.
# Application of the PCD3316 Caller Identification IC

## CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. INTRODUCTION</td>
<td>7</td>
</tr>
<tr>
<td>1.1 Definition and Abbreviations</td>
<td>7</td>
</tr>
<tr>
<td>1.2 References</td>
<td>8</td>
</tr>
<tr>
<td>2. PINNING AND BLOCK DIAGRAM</td>
<td>10</td>
</tr>
<tr>
<td>3. DESCRIPTION OF THE PCD3316</td>
<td>12</td>
</tr>
<tr>
<td>4. APPLICATION CONSIDERATIONS</td>
<td>17</td>
</tr>
<tr>
<td>4.1 CAS receiving</td>
<td>17</td>
</tr>
<tr>
<td>4.2 FSK receiving</td>
<td>20</td>
</tr>
<tr>
<td>4.3 Ring or Polarity Change Detection by POL0 and POL1</td>
<td>25</td>
</tr>
<tr>
<td>4.4 Power Down state</td>
<td>31</td>
</tr>
<tr>
<td>4.5 Low Battery Detect</td>
<td>31</td>
</tr>
<tr>
<td>4.6 Real-Time-Clock or Call-Timer signal</td>
<td>31</td>
</tr>
<tr>
<td>5. APPLICATION PROPOSALS</td>
<td>33</td>
</tr>
<tr>
<td>5.1 Basic telephone set with CID / CIDCW</td>
<td>33</td>
</tr>
<tr>
<td>5.2 Caller ID / Call Waiting Adjunct box</td>
<td>36</td>
</tr>
<tr>
<td>5.3 Application for British Telecom (BT)</td>
<td>38</td>
</tr>
<tr>
<td>5.4 Application for France Telecom (FT)</td>
<td>40</td>
</tr>
<tr>
<td>6. REALIZED APPLICATIONS WITH THE PCD3316</td>
<td>42</td>
</tr>
<tr>
<td>6.1 Bellcore approved telephone set</td>
<td>42</td>
</tr>
<tr>
<td>6.1.1 Hardware description</td>
<td>42</td>
</tr>
<tr>
<td>6.1.2 Software description</td>
<td>45</td>
</tr>
<tr>
<td>6.1.3 μC considerations</td>
<td>47</td>
</tr>
<tr>
<td>6.1.4 Timing consideration</td>
<td>47</td>
</tr>
<tr>
<td>6.1.5 Supply structure</td>
<td>51</td>
</tr>
<tr>
<td>6.1.6 POTS mode</td>
<td>53</td>
</tr>
<tr>
<td>6.1.7 What is done to get Bellcore approval</td>
<td>58</td>
</tr>
<tr>
<td>6.2 VMWI detector</td>
<td>59</td>
</tr>
<tr>
<td>6.2.1 Circuit description</td>
<td>59</td>
</tr>
<tr>
<td>7. FREQUENTLY ASKED QUESTIONS</td>
<td>61</td>
</tr>
<tr>
<td>APPENDIX 1 CID / SIGNALLING AND STANDARDS</td>
<td>63</td>
</tr>
</tbody>
</table>

## Application Note AN98071
Application of the PCD3316 Caller Identification IC

Fig.12 FSK receive control procedure .............................................. 24
Fig.13 POL0 and POL1 handling with a sinewave as input signal. ........... 25
Fig.14 Signal path of ringer signal from line to POL-inputs .................. 26
Fig.15 Transfer from line to POL inputs ........................................ 27
Fig.16 POL0/POL1 detection procedure ........................................... 28
Fig.17 Polarity change and ringer frequency detection procedure ........... 29
Fig.18 Ringer frequency detection procedure .................................... 30
Fig.19 Block diagram of basic telephone set with CID/CIDCW functions .... 34
Fig.20 Block diagram of an Adjunct box .......................................... 36
Fig.21 BT application; Down stream signalling and timing of control signals .................................................. 38
Fig.22 BT application; circuit adaption to basic set of Fig.19 ................. 39
Fig.23 FT application; CID signalling and timing of control signals ......... 41
Fig.24 Normal CIDCW signal handling ........................................... 48
Fig.25 The CAS signal is not followed by FSK message ...................... 49
Fig.26 FSK and IRQ timing (complete signals) ...................................... 49
Fig.27 Detailed FSK and IRQ timing .................................................. 50
Fig.28 Line interrupter and ringer circuit .......................................... 54
Fig.29 Transmission and dialler circuit ............................................ 55
Fig.30 PCD3316 configuration ......................................................... 56
Fig.31 Display part ........................................................................ 57
Fig.32 VMWI detector circuitry ......................................................... 59
Fig.33 CID Timing .......................................................................... 63
Fig.34 CIDCW Protocol .................................................................. 64
Fig.35 CIDCW order ....................................................................... 65
Fig.36 Single Data Message Format .................................................. 66
Fig.37 Multiple Data Message Format .............................................. 67

TABLE 1 Pin functions .................................................................. 10
TABLE 2 Register contents .......................................................... 14
TABLE 3 PCD3316 Mode register contents at CAS receive mode .......... 19
TABLE 4 PCD3316 Mode register contents at FSK receive mode .......... 23
TABLE 5 PCD3316 Mode register contents at POL detection mode ....... 27
TABLE 6 Current consumption from VCC (line) and VDD (batteries) .... 51
TABLE 7 CID characteristics .......................................................... 63
TABLE 8 CAS Characteristics ........................................................ 64
TABLE 9 ACK Characteristics ......................................................... 65
TABLE 10 CIDCW Timing Characteristics ......................................... 65
TABLE 11 Single Data Message Format ............................................ 66
TABLE 12 SDMF 10 digit number delivery ........................................ 66
TABLE 13 SDMF Private ("p") / Out of Area ("o") ................................. 67
TABLE 14 SDMF VMWI Message .................................................... 67
TABLE 15 Multiple Data Message Format ......................................... 67
TABLE 16 MDMF Date and Time ..................................................... 68
TABLE 17 MDMF 10 digit number delivery ........................................ 68
TABLE 18 MDMF 15 characters name delivery .................................... 69
TABLE 19 MDMF Reason Absence CID ........................................... 69
TABLE 20 MDMF Reason Absence CNAM ......................................... 69
TABLE 21 MDMF VMWI Message .................................................... 69
1. INTRODUCTION

The PCD3316 is a CMOS integrated circuit for receiving physical layer signals like Bellcore's CPE Alerting Signal (CAS) and BT's Idle State Tone Alert Signal. The device is capable of a very high precision detection of the dual tone (2130 and 2750 Hz) by using a patented digital algorithm.

For timing purposes the PCD3316 can be programmed to generate an interrupt signal to the micro-controller every second or every minute. This can be used for Real-Time-Clock and timing purposes, these timings are derived from an on chip 32.768 kHz crystal oscillator.

Also incorporated in the device are an FSK receiver/demodulator and a Ring or Polarity Change detector.

The status of the PCD3316, the received FSK data bytes and the ringer period can be read, from internal register, and many options can be selected via the I²C-bus serial interface.

Detection of a polarity change on the inputs POL0 or POL1, the reception of an FSK data byte, the detection of a CAS tone or a time base interrupt is signalled to the micro-controller by an interrupt request signal (IRQ). In power-down mode only the polarity comparators and the 32.768 kHz oscillator are active. The micro-controller can communicate with the PCD3316 device via the serial interface.

The PCD3316 can be used in Analog Display Services Interface (ADSI), feature phones and adjunct boxes with Bellcore CID (Caller-ID), CIDCW (Caller-ID on Call Waiting) and CNAM (Caller-NAME) systems and Computer Telephony Integrated (CTI) systems.

Caller ID was first developed in the Bell labs, after which Nortel made the first practical implementation. Nowadays there are two FSK (Frequency Shift Keying) standards Bell 202 and CCITT V23, which mainly differ in the actual bits frequency (Bell is 1200 Hz and 2200 Hz, while CCITT is 1100 Hz and 2100 Hz). The basic Caller ID types ‘Caller ID type 1 and type 2’, supported by the PCD3316, are specified in APPENDIX 1.

The PCD3316 is designed with differential FSK inputs and a separated single ended CAS input to guarantee reception of low level signals respectively to separate CAS tones from near end speech by means of the side tone circuitry of the applied transmission IC.

1.1 Definition and Abbreviations

<table>
<thead>
<tr>
<th>a/b; b/a</th>
<th>Line terminals of application</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADSI</td>
<td>Analog Display Service Interface</td>
</tr>
<tr>
<td>AGC</td>
<td>Automatic Gain Control; line loss compensation facility</td>
</tr>
<tr>
<td>AP</td>
<td>Access Pause</td>
</tr>
<tr>
<td>BRL</td>
<td>Balance Return Loss</td>
</tr>
<tr>
<td>BT</td>
<td>British Telecom</td>
</tr>
<tr>
<td>BOM</td>
<td>Begin Of Mark (FSK transmission)</td>
</tr>
<tr>
<td>BOM</td>
<td>Bill Of Materials (Components List)</td>
</tr>
<tr>
<td>CAS</td>
<td>CPE Alerting System</td>
</tr>
<tr>
<td>CID</td>
<td>Caller Identification Delivery</td>
</tr>
<tr>
<td>CIDCW</td>
<td>Caller Identification Delivery on Call Waiting</td>
</tr>
<tr>
<td>CNAM</td>
<td>Caller NAME delivery</td>
</tr>
<tr>
<td>CND</td>
<td>Caller Number Delivery</td>
</tr>
<tr>
<td>CPE</td>
<td>Customer Premises Equipment</td>
</tr>
<tr>
<td>Cradle</td>
<td>Hook key</td>
</tr>
<tr>
<td>CTI</td>
<td>Computer Telephony Integrated systems</td>
</tr>
<tr>
<td>DEMO</td>
<td>Demonstration model</td>
</tr>
<tr>
<td>DMO</td>
<td>Dial Mode Operation</td>
</tr>
<tr>
<td>DTMF</td>
<td>Dual Tone Multi Frequency</td>
</tr>
<tr>
<td>EMC</td>
<td>Electro Magnetic Compatibility</td>
</tr>
</tbody>
</table>
## Application of the PCD3316 Caller Identification IC

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSK</td>
<td>Frequency Shift Keying</td>
</tr>
<tr>
<td>FT</td>
<td>France Telecom</td>
</tr>
<tr>
<td>HW</td>
<td>Hardware</td>
</tr>
<tr>
<td>$I_{\text{line}}$</td>
<td>Line current into the a/b-terminals</td>
</tr>
<tr>
<td>I²C</td>
<td>Inter-Integrated Circuit bus</td>
</tr>
<tr>
<td>ISAS</td>
<td>Idle State Alert Signal</td>
</tr>
<tr>
<td>LCD</td>
<td>Light Crystal Display</td>
</tr>
<tr>
<td>LED</td>
<td>Liquid Emitting Diode</td>
</tr>
<tr>
<td>LPH7319-3</td>
<td>Display module with driver PCF2116K</td>
</tr>
<tr>
<td>LNR</td>
<td>Last Number Redial</td>
</tr>
<tr>
<td>MDMF</td>
<td>Multiple Data Message Format</td>
</tr>
<tr>
<td>MIC</td>
<td>Microphone input</td>
</tr>
<tr>
<td>NDA</td>
<td>Non-Disclosure Agreement</td>
</tr>
<tr>
<td>Off-hook</td>
<td>Handset is lifted (Switch “cradle” in position OFF)</td>
</tr>
<tr>
<td>On-hook</td>
<td>Handset is on the base (Switch “cradle” in position ON)</td>
</tr>
<tr>
<td>OM5843</td>
<td>Demo Board with the UBA1702, TEA1112, PCD3755F, PCD3316 and LPH7319-3</td>
</tr>
<tr>
<td>OTP</td>
<td>One Time Programmable Read Only Memory</td>
</tr>
<tr>
<td>Pa</td>
<td>Sound pressure in Pascal; 1 Pa = 1 N/m² = 94 dBSPL</td>
</tr>
<tr>
<td>PCB</td>
<td>Printed Circuit Board</td>
</tr>
<tr>
<td>PCD3316</td>
<td>Caller-ID and caller ID on Call Waiting receiver</td>
</tr>
<tr>
<td>PCD3755F</td>
<td>OTP microcontroller</td>
</tr>
<tr>
<td>POR</td>
<td>Power On Reset</td>
</tr>
<tr>
<td>POTS</td>
<td>Plain Old Telephone Services</td>
</tr>
<tr>
<td>RCL</td>
<td>Recall</td>
</tr>
<tr>
<td>SAS</td>
<td>Subscriber Alerting Signal</td>
</tr>
<tr>
<td>SINAD</td>
<td>Signal Noise and Distortion ratio</td>
</tr>
<tr>
<td>SMDF</td>
<td>Single Message Data Format</td>
</tr>
<tr>
<td>SW</td>
<td>Software</td>
</tr>
<tr>
<td>TAS</td>
<td>Tone Alert Signal</td>
</tr>
<tr>
<td>TEA1112</td>
<td>Transmission IC</td>
</tr>
<tr>
<td>TEL+</td>
<td>Positive Earpiece input</td>
</tr>
<tr>
<td>TEL-</td>
<td>Negative Earpiece input</td>
</tr>
<tr>
<td>UBA1702</td>
<td>Line interrupter driver and ringer for PMOST</td>
</tr>
<tr>
<td>UBA1702A</td>
<td>Line interrupter driver and ringer for PNP</td>
</tr>
<tr>
<td>$V_{\text{ref}}$</td>
<td>Reference voltage of PCD3316, 1.25 V typical</td>
</tr>
<tr>
<td>$V_{\text{hyst(POR)}}$</td>
<td>Power-on reset hysteresis voltage, 100 mV typical</td>
</tr>
<tr>
<td>$V_{\text{POR(H)}}$</td>
<td>Power-on reset high voltage, 2.05 V typical</td>
</tr>
<tr>
<td>VMWI</td>
<td>Visual Message Waiting Indicator</td>
</tr>
<tr>
<td>Zi</td>
<td>Input impedance with respect to AGND</td>
</tr>
<tr>
<td>$Z_{\text{line}}$</td>
<td>Line impedance</td>
</tr>
<tr>
<td>$Z_{\text{set}}$</td>
<td>Set impedance between the a/b-terminals</td>
</tr>
</tbody>
</table>

### 1.2 References


Application of the PCD3316 Caller Identification IC

Application Note AN98071


[7] prETS 300 778-1 (draft) ‘PSTN; Protocol over the local loop for display and related services; Terminal Equipment requirements; Part 1: Off-line (on-hook) data transmission’, from june 1997. Publication from ETSI: European Telecommunications Standard Institute

[8] ETS 300 659-1 ‘PSTN; Subscriber line protocol over the local loop for display and (related services); Part 1: On-hook data transmission’, from february 1997. Publication from ETSI: European Telecommunications Standard Institute


[10] LSSGR: Voiceband Data Transmission Interface Section 6.6, Generic Requirements GR-30-CORE issue 1, December 1994, Bell Communications Research (Bellcore).


2. PINNING AND BLOCK DIAGRAM

![Pin configuration diagram]

**TABLE 1 Pin functions**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>HXIN</td>
<td>1</td>
<td>I</td>
<td>3.58 MHz crystal oscillator input</td>
</tr>
<tr>
<td>HXOUT</td>
<td>2</td>
<td>O</td>
<td>3.58 MHz crystal oscillator output</td>
</tr>
<tr>
<td>IRQ</td>
<td>3</td>
<td>O</td>
<td>interrupt output; programmable active HIGH or active LOW</td>
</tr>
<tr>
<td>SCL</td>
<td>4</td>
<td>I</td>
<td>serial clock line of I²C-bus</td>
</tr>
<tr>
<td>SDA</td>
<td>5</td>
<td>I/O</td>
<td>serial data line of I²C-bus</td>
</tr>
<tr>
<td>LXIN</td>
<td>6</td>
<td>I</td>
<td>32.768 kHz crystal oscillator input</td>
</tr>
<tr>
<td>LXOUT</td>
<td>7</td>
<td>O</td>
<td>32.768 kHz crystal oscillator output</td>
</tr>
<tr>
<td>DGND</td>
<td>8</td>
<td>–</td>
<td>digital ground</td>
</tr>
<tr>
<td>AGND</td>
<td>9</td>
<td>–</td>
<td>analog ground</td>
</tr>
<tr>
<td>POL1</td>
<td>10</td>
<td>I</td>
<td>polarity detector input 1</td>
</tr>
<tr>
<td>POL0</td>
<td>11</td>
<td>I</td>
<td>polarity detector input 0</td>
</tr>
<tr>
<td>LOWBAT</td>
<td>12</td>
<td>I</td>
<td>low battery detector input</td>
</tr>
<tr>
<td>CASIN</td>
<td>13</td>
<td>I</td>
<td>input pin for CAS signal</td>
</tr>
<tr>
<td>FSKIN+</td>
<td>15</td>
<td>I</td>
<td>positive input for FSK signal</td>
</tr>
<tr>
<td>FSKIN−</td>
<td>14</td>
<td>I</td>
<td>negative input for FSK signal</td>
</tr>
<tr>
<td>V_DD</td>
<td>16</td>
<td>–</td>
<td>positive supply</td>
</tr>
</tbody>
</table>
**Fig. 2** Block diagram of the PCD3316


3. DESCRIPTION OF THE PCD3316

A brief description of the PCD3316 is given in this chapter with reference to block diagram Fig.2. Evaluation results are presented of some of the PCD3316 blocks which are derived from a typical sample measured at room temperature.

VDD = 3.0 V; values of input impedances are given as typical values; unless otherwise written. The dBm values are referred to 0 dBm = 775 mV rms. The pinning and the pin functions of the PCD3316 are shown in Fig.1 respectively in TABLE 1.

An overview of the registers is given in the ‘CONTROL’ block by means of TABLE 2. Consult the PCD3316 data sheet [1] for circuit details, detailed description of the registers and characteristics.

PRE-PROCESSOR (FSKIN+, FSKIN−, CASIN)

The FSK or CAS signals from the telephone line are processed by the pre-processor block by means of an A/D converter and a digital bandpass filter. The bandpass filter is applied for FSK or CAS signals depending on the mode selection in Mode register 1.

The inputs FSKIN+ and FSKIN− have a differential ZL of 1.4 MΩ. The single ended CASIN input measures 1.4 MΩ to AGND. The pre-processed signals are delivered to the Level detector, CAS detector and FSK receiver.

The CAS detector will be enabled (FSK receiver disabled):
- In Off-hook (speech) mode

The FSK receiver will be enabled (CAS detector disabled):
- In CID / on-hook mode after detection of a ringing signal
- After detection of a correct CAS tone in BT mode (on-hook) or CIDCW in off-hook mode

Harmonics of pre-processed FSK / CAS signals:
- FSK: The harmonics of the output signal of the pre-processor are below the –69 dBm at an input signal of 0 dBm signal, 1951 Hz and up to a frequency range of 8 kHz.
- CAS: The harmonics of the output signal of the pre-processor are below the –62 dBm at an input signal of 0 dBm signal, 1078 Hz and up to a frequency range of 8 kHz.

The CASIN input is a single ended input. More noise and distortion is expected from the reference voltage in comparison with the differential FSK input.

To prevent a so called ‘Talk-Off’, the first harmonic has to be low with respect to the input sensitivity from 0 dBm till around –38 dBm. Lower input levels will not be treated as valid signals. The first harmonic in worst case is around –55 dBm which is far below the requirements.

The noise level is about –80 dBm and constant over the over the frequency band from 300 Hz to 8 kHz.

3.58 MHz OSCILLATOR (HXIN, HXOUT)

The 3.58 MHz oscillator has to be activated by means of an external quartz crystal or ceramic resonator connected between the HXIN and HXOUT pins. This oscillator is needed for the FSK receiver and CAS detection and must be switched-off in power down mode by register setting; see [1].

TIMING

The block delivers the timing signals, generated by the 3.58 MHz oscillator, to the control block.
LEVEL DETECT
The level detector has a threshold of −40 dBm typical. When the average signal level on FSKIN+− ‘or’ CASIN is below this threshold, within a time period of about 8 ms, the LOW Level bit is set (Interrupt status register). The level detector is used to observe a carrier loss during FSK transmission and to detect the TAS signal for BT.

CAS
After a Power-on reset or enabling the CAS detector the internal CAS registers are initialized. When a correct dual tone of 2130 Hz and 2750 Hz is detected with a duration of more than 60 ms, while the CAS detector is enabled, the PCD3316 will generate an interrupt and the CAS Interrupt is set (Interrupt register). Generation of interrupts will be blocked when the signal level on the CASIN input is below the threshold of the level detector.

FSK
The FSK receiver can be enabled by setting the FSK on/off bit (Mode register 1). FSK transmission protocol starts with a channel seizure (alternation of 0’s and 1’s) followed by a block of marks (only 1’s) and finally by the FSK data word (ref: BT / Bellcore specs) which consists of a start bit, eight data bits and a stop bit. After detection of the mark bits, the FSK-BOM indication bit is set (Status register). The FSK receiver generates an interrupt after receiving the complete data word at the IRQ pin. When a valid data word has been received, the FSK data is available in the FSK data register for further processing by the microcontroller.

CONTROL (IRQ)
This block takes care of the IRQ (Interrupt ReQuest) handling and the interface control of internal registers, I2C interface and low battery, polarity, FSK and CAS detection.
The IRQ push-pull output is evaluated at VDD = 3.0 V with respect to maximum PORT current in low as well as in high state. Also, the output levels are measured at 2 mA source and sink currents.

Input current (low state) = 5.4 mA when 0.4 V is applied on IRQ
Output current (high state) = 7.5 mA when 2.6 V is applied on IRQ

Low level = 0.14 V when 2 mA is forced into IRQ
High level = 2.90 V when 2 mA is drawn out of IRQ

Low battery detection (LOWBAT)
A tap of the battery voltage can be compared with \( V_{\text{ref}} \) by means of the LOWBAT input. If the level on LOWBAT is less than \( V_{\text{ref}} \), indicating end of battery life-time, the LOW-BAT indication (Status register) is set. The LOWBAT indication is cleared when the level on LOWBAT is more than \( V_{\text{ref}} \).

Ring or Polarity change detector (POL0, POL1)
Two comparators are available for ring and polarity detection. The ringing signal and polarity change of the DC line voltage are received by the inputs POL0 and POL1, via input attenuators, and compared with \( V_{\text{ref}} \) from the Voltage reference block. A POL0 or POL1 interrupt is generated when the level on input POL0 or POL1 crosses the \( V_{\text{ref}} \) reference level.
A polarity reversal is detected when a POL1 or POL0 interrupt is generated without setting the ringer period register. A ringer signal is detected when a sequence of interrupts are generated from POL1-POL0-POL1... which sets the ringer period register with the period time of the ringer signal by means of a binary value.
Registers

The PCD3316 has in total six internal registers, four registers are read only and contain the internal status/ interrupt and counter values, the two last registers are read/write and control the functionality of the device. In TABLE 2 these registers with there contents are given, for a detailed description see reference [1].

<table>
<thead>
<tr>
<th>TABLE 2 Register contents</th>
</tr>
</thead>
<tbody>
<tr>
<td>BIT 7</td>
</tr>
<tr>
<td>Interrupt status register CIDINT; address 00H; read only</td>
</tr>
<tr>
<td>MIN Interrupt</td>
</tr>
<tr>
<td>FSK data register CIDFSK; address 01H; read only</td>
</tr>
<tr>
<td>D7</td>
</tr>
<tr>
<td>Status register CIDSTA; address 02H; read only</td>
</tr>
<tr>
<td>POL1</td>
</tr>
<tr>
<td>Ringer period register CIDRNG; address 03H; read only</td>
</tr>
<tr>
<td>D7</td>
</tr>
<tr>
<td>Mode register 1 CIDMD1; address 04H; read/write</td>
</tr>
<tr>
<td>FSK on/off</td>
</tr>
<tr>
<td>Mode register 2 CIDMD2; address 05H; read/write</td>
</tr>
<tr>
<td>XTAL on/off</td>
</tr>
</tbody>
</table>

POR

An on-chip Power-On Reset circuit activates a reset as long as VDD is below \( V_{POR(H)} \). If VDD exceeds this level, the 3.58 MHz oscillator starts to initiate the PCD3316 and to set the registers to their default value. The initialization takes a maximum of 100 clock-cycles. The performance of the IC will be reached at the specified minimum supply voltage of 2.5 V. The IC will be switched-off when a falling VDD crosses the threshold \( V_{POR(H)} < V_{hys(POR)} \).

Measured levels are: \( V_{POR(H)} = 1.99 \text{ V} \), \( V_{POR(L)} = 1.88 \text{ V} \), \( V_{hys(POR)} = 110 \text{ mV} \).

I²C - BUS INTERFACE (SCL, SDA)

The I²C-bus interface takes care of the communication with the microcontroller which is required in a system with the PCD3316. The IC operates in the slave transmitter/receiver mode only. The I²C-bus is for bidirectional, two-line communication between different ICs or modules via the serial data line (SDA) and the serial clock line (SCL).

The status of the PCD3316, the received FSK data and the ringer period can be read while many options can be selected via the I²C-bus.

Both lines have to be connected to VDD via pull-up resistors. A detailed description of the I²C-bus specification can be found in [5].
Input levels

SDA and SCL are the only two digital inputs of the device. Both pins are identical I/O’s with the difference that the output path of pin SCL is disabled. The input levels of these I^2C pins are specified between 0V and 30% of VDD for low levels and between 70% of VDD and VDD for high levels. Test results show low levels between 0V and > 33% of VDD and high levels between < 63% of VDD and VDD.

Output currents

The SDA output (open drain) can drive only a logical ‘0’. For values of the output current in low state refer to ‘Control (IRQ)’ in this chapter, because the circuitry for driving the low levels are in both ports the same.

VOLTAGE REFERENCE

This block generates the reference voltage $V_{ref} = 1.25 \text{ V (±100 mV)}$ applied for low battery detection and ring or polarity detection.

TIME BASE

The time base block is driven by the 32 kHz oscillator. In case the TB-on/off bit (Mode register 2) is set, the time base block generates a 1 second or a 1 minute interrupt signal and every second or minute the MIN and/or SEC interrupt bits are set. The SEC/MIN bit (Mode register 2) selects whether every second or every minute an interrupt is generated. All possible selections can be found in [1]. Resetting bit TB on/off will only disable the time base interrupts; the 32 kHz oscillator continues to operate.

32 kHz OSCILLATOR (LXIN, LXOUT)

This oscillator is permanently operating. It uses a 32.768 kHz quartz crystal (or resonator) connected between the LXIN and LXOUT pins. The 32 kHz oscillator is used for the Ring or Polarity change detector, the Low battery detector, the Low level detector, detection of a correct twist level and for generation of either 1 second or 1 minute interrupt.

SUPPLY / Ground references / Power down (VDD, DGND, AGND)

This part which is not indicated in the block diagram requires some explanation. The PCD3316 is supplied via the VDD pin; the VDD voltage has to be between 2.5 V and 3.6 V. The device has two ground references, DGND is the ground reference of the digital circuitry of the PCD3316 while AGND is the reference ground of the analog inputs POL0, POL1, LOWBAT, FSKIN+, FSKIN- and CASIN. The ground references have to be star-connected to the supply ground on the PCB to prevents disturbances of the analog ground.

The specified current consumption is 2.3 mA maximum in operating mode and 70 $\mu$A maximum in power down mode at $V_{DD} = 2.5$ V in both cases.

The current consumption $I_{PD}$ as a function of VDD of the PCD3316 is shown in Fig.3 for operating as well as PD mode. In operating mode both clocks are running, 3.58 MHz and 32 kHz, while FSK as well as CAS are disabled. The 3.58 MHz clock is disabled in PD mode. In this mode only the POL/LOWBAT-comparators and the 32 kHz oscillator are active. The internal ‘power down’ is SW-controlled.
Fig. 3 Current consumption $I_{DD}$ versus $V_{DD}$; operating and PD mode
4. APPLICATION CONSIDERATIONS

For receiving CAS, FSK and POLs signals special hardware and control (software) are necessary while recognizing the difference between polarity inversion and ringing needs special control. In all these cases also the connection with a micro-computer and the supply considerations e.g. mains, batteries and/or telephone line supply are important. This chapter gives considerations on these hardware and control (software).

4.1 CAS receiving

The Bellcore’s CAS (CPE Alerting System) signals are only received in off-hook mode, if the CAS detection is enabled. The PCD3316 will generate an interrupt when a correct dual tone (2130 and 2750 Hz) is detected. After receiving a proper CAS signal the PCD3316 will be switched to FSK mode and waits for CIDCW messages.

Hardware considerations:

CAS tones with frequencies of 2130 Hz and 2750 Hz have to be detected in off-hook mode by the PCD3316 at signal levels down to −32 dBm on the line (Bellcore spec). To reduce the influence from near end speech, the CASIN input of the PCD3316 is coupled to the receive output (QR) of the transmission IC, taking advantage of the side tone suppression of the transmission circuitry. Furthermore, a high pass filter in the CAS signal transfer (CAS-HP) reduces also the influence of speech.

The input sensitivity of the PCD3316 is −37.8 dBm minimum. So, the CAS tones (at 2130 Hz and 2750 Hz) can be attenuated from line to CASIN input, taking into account the:
- required gain of the receiver stage of the transmission IC which depends on the sensitivity of the earpiece and the loudness requirements of the set
- influence of the CAS-HP filter at the CAS tone frequencies
- influence of the low pass filter of the receiver stage (receive-LP) of the transmission IC depending on the loudness requirements of the set

The signal path of the CAS tones from line to CASIN input of the PCD3316 is shown in Fig.4. The components from receiver output of the transmission IC corresponds with the components of the application of chapter 6.1. The CAS signal from the line is attenuated by the anti side-tone network, amplified by the receiver stage of the transmission IC, filtered by the ‘receive-LP’ filter and the ‘CAS-HP’ filter before it is offered to the CASIN input. The resistor in series with the earpiece can be necessary to attenuate the signal to the earpiece while a larger gain is required for the CAS tones.

The cut-off frequency \( f_{LP} \) of the ‘receive-LP’ filter is determined by \( C_{117} \) and \( R_{119}/R_{int} \); \( R_{int} \) is an internal resistance of the transmission IC. The cut-off frequency \( f_{HP} \) of the ‘CAS-HP’ filter is determined by \( C_{1cas} \) and \( R_{cas}/Z_{iCAS} \) with \( Z_{iCAS} \) is the input impedance of the CASIN input. Capacitor \( C_{2cas} \) is a couple device determined by: \( C_{2cas} \cdot Z_{iCAS} >> C_{1cas} \cdot R_{cas} \).

The application of chapter 6.1 (Bellcore approved) is taken as an example.

Receive gain: The overall gain from line to earpiece is −10 dB due to the application of a sensitive earpiece. This −10 dB attenuation is too much for the CAS tones. The lowest signal levels at the line of −32 dBm can not be detected by the PCD3316 because they are below the −40 dBm threshold. In this case the receive gain is enlarged for the CAS tones and reduced for the earpiece by the series resistor \( R_s \). The gain from line to CASIN input is adjusted to −4 dB (by means of \( R_{119} = 330 \, k\Omega \) while the gain from line to earpiece is −10 dB due to \( R_s = 100 \, \Omega \) and the internal resistance of the Mute-switch. The applied earpiece has an impedance of 150 Ω.

CAS tone transfer: Due to the effect of the ‘receive-LP’ and the ‘CAS-HP’ filters at the CAS tone frequencies on the adjusted gain, the resulting attenuation of the CAS tones is about −6 dB (instead of the adjusted −4 dB) as shown in Fig.5. The cut-off frequency is chosen at \( f_{HP} = 800 \, Hz \) with \( C_{1cas} = 1.8 \, nF \) and \( R_{cas} = 120 \, k\Omega \) while \( Z_{iCAS} = 1.4 \, M\Omega \) typical.
Cut-off frequency $f_{LP}$ is set at 7.5 kHz with $C_{117} = 270 \text{ pF}$, $R_{119} = 330 \text{ k}\Omega$ and $R_{int} = 100 \text{ k}\Omega$ as a result of acoustical tests.

**Near end speech:** Own speech can influence the detection of CAS tones because the levels of speech at the line can be more than the lowest CAS tone levels. The anti side-tone network of the transmission IC reduces the transfer of own speech from microphone to earpiece, and CASIN input in this case. The reduction depends on the line termination and the definition of the anti side-tone network; consult the ‘side tone stories’ in [3].
The transfer from the microphone to the CASIN input is shown in Fig.6 measured at a line termination of 600 Ω and an anti side-tone network defined for cables with mean length of 5 km and 0.5 mm diameter. The side tone reduction, in this worst case condition, is about 8 dB.

**SW / Control considerations:**

Direct after off-hook the micro-computer has to put the PCD3316 in CAS receive mode. Therefore, in the mode registers of the PCD3316 the CAS bit has to be set to logic “1”, the FSK bit has to be set to logic “0” and the XTAL bit has to be set to logic “1” via the I$^2$C-bus. TABLE 3 shows the final contents of the PCD3316 mode registers at CAS receive mode.

**TABLE 3 PCD3316 Mode register contents at CAS receive mode**

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>BIT 6</th>
<th>BIT 5</th>
<th>BIT 4</th>
<th>BIT 3</th>
<th>BIT 2</th>
<th>BIT 1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
</tr>
</tbody>
</table>

**Mode register 1 CIDMD1; address 04H; read/write**

<table>
<thead>
<tr>
<th>FSK</th>
<th>FSK BOM-mask</th>
<th>CAS</th>
<th>POL</th>
<th>INT Polarity</th>
<th>RES</th>
<th>RES</th>
<th>VERSION 1</th>
<th>VERSION 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>“0”</td>
<td>“0”</td>
<td>“1”</td>
<td>“0”</td>
<td>“1”</td>
<td>“0”</td>
<td>“0”</td>
<td>“0”</td>
<td>“0”</td>
</tr>
</tbody>
</table>

**Mode register 2 CIDMD2; address 05H; read/write**

<table>
<thead>
<tr>
<th>XTAL</th>
<th>TB</th>
<th>SEC/MIN</th>
<th>INT-SUP</th>
<th>RES</th>
<th>RES</th>
<th>VERSION 1</th>
<th>VERSION 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>“1”</td>
<td>“0”</td>
<td>“0”</td>
<td>“0”</td>
<td>“0”</td>
<td>“0”</td>
<td>“0”</td>
<td>“0”</td>
</tr>
</tbody>
</table>

The interrupt polarity needed depends on the hardware/ software used, we use the active high possibility.

If a CAS tone is received by the PCD3316, it generates an interrupt request on the IRQ output pin, the microcomputer reads the internal registers of the PCD3316 and takes the necessary actions to make FSK receiving after this possible. The complete CAS receive control flow is given in Fig.7.
After receiving a CAS tone a 550 ms timeout is necessary because it is not allowed to mute the transmission part for more than 600 ms. If the first FSK-byte is not received before this time-out expires, the power down mode of the PCD3316 is entered.

4.2 FSK receiving

An FSK transmission (as specified by BT and Bellcore) consist of a channel seizure (on-hook) which is transmitted first (sequences of 1010...,), followed by a block of marks (all 1’s) finalised by the data. These mark bits are detected by the PCD3316 which sets the FSK-BOM indication bit (Status register, bit 4). This bit is reset when the FSK receiver is disabled (see Fig.8). A logic ‘0’ is presented by a signal of 2200 Hz and a logic ‘1’ by 1200 Hz. The baudrate is 1200 Hz.
If the FSK BOM-mask bit is set (mode register 1, bit 6), the FSK receiver will wait till this FSK-BOM indication bit is set (reset after a “0” and less than eleven “1”), and will then generate an interrupt after it has received a complete data word. An FSK data word consists of one start bit (space), followed by eight data bits and several stop bits (mark). Interrupt will not be generated during the channel seizure and during the blocks of marks (see Fig.9) when the FSK BOM-mask is set.

When this FSK BOM-mask bit is not set (mode register 1, bit 6), the FSK receiver will not wait with the generation of interrupts until a Begin of Mark (BOM) has been detected but will handle the channel seizure as normal data. The mark bits will still not generate interrupts, because there are no start bits.

This FSK data is available in the FSK data register and can be read by the μC via the I²C-bus.

**Hardware considerations:**

The FSK inputs of the PCD3316 have to be connected symmetrically with the line terminals without attenuation to detect FSK signals down to −40 dBm. Series components are required for DC blocking and high voltage protection by means of the components \( C_{\text{xfsk}} \) (\( C_{1\text{fsk}} \) and \( C_{2\text{fsk}} \)) and \( R_{\text{xfsk}} \) (\( R_{1\text{fsk}} \) and \( R_{2\text{fsk}} \)) as shown in Fig.10 as well as in the application of Fig.31.

\[ R_{\text{xfsk}} \text{ calculation: } 2 \times R_{\text{xfsk}} \ll Z_{\text{FSK}} \text{ (1.4 MΩ typical) to prevent signal loss from the line to the inputs. } R_{\text{xfsk}} \text{ have to reduce also the currents into the FSK pins below the specified 10 mA-max. at maximum line signals. A value of } 2 \times 100 \text{ kΩ is chosen as shown in Fig.31.} \]

The maximum input current into the internal protection diodes, is limited to 1.0 mA-peak at 200 V-peak between the line terminals.
Application of the PCD3316 Caller Identification IC

C<sub>xfsk</sub> calculation: \( \frac{C_{xfsk}}{2} > \frac{1}{(2 \cdot \pi \cdot f \cdot R_t)} \) (F) to prevent signal loss;
with \( f > 1100 \text{ Hz} \) and \( R_t = 2 \cdot R_{xfsk} + Z_{I_{FSK}} = 1.6 \text{ M\Omega} \) the value of \( C_{xfsk} \) has to be more than 180 pF.
Chosen is \( C_{xfsk} = 1 \text{ nF} \). The minimum voltage for \( C_{xfsk} = 200 \text{ V-peak} \).

![Diagram of signal path of FSK signals from line to FSK inputs](image)

The signal loss from line to FSK inputs at the FSK frequencies measures about 2.8 dB according Fig.11.
**SW / Control considerations:**

After CAS, ringer burst, or polarity change the PCD3316 has to be put in FSK receiving mode. Therefore in the mode registers of the PCD3316 the FSK bit has to be set to logic “1”, the CAS bit has to be set to logic “0”, because we only want interrupts at real FSK-data receiving the FSK BOM-mask bit has to be set to logic “1” and the XTAL bit has to be set to logic “1”. TABLE 4 shows the final contents of the PCD3316 mode registers at FSK receive mode.

<p>| TABLE 4  PCD3316 Mode register contents at FSK receive mode |
|---------------------------------|----------|----------|----------|----------|----------|----------|----------|</p>
<table>
<thead>
<tr>
<th>BIT 7</th>
<th>BIT 6</th>
<th>BIT 5</th>
<th>BIT 4</th>
<th>BIT 3</th>
<th>BIT 2</th>
<th>BIT 1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
</tr>
</tbody>
</table>

**Mode register 1 CIDMD1; address 04H; read/write**

<table>
<thead>
<tr>
<th>FSK &quot;1&quot;</th>
<th>FSK BOM-mask &quot;1&quot;</th>
<th>CAS &quot;0&quot;</th>
<th>POL &quot;0&quot;</th>
<th>INT Polarity &quot;1&quot;</th>
<th>RES &quot;0&quot;</th>
<th>RES &quot;0&quot;</th>
<th>RES &quot;0&quot;</th>
</tr>
</thead>
</table>

**Mode register 2 CIDMD2; address 05H; read/write**

<table>
<thead>
<tr>
<th>XTAL &quot;1&quot;</th>
<th>TB &quot;0&quot;</th>
<th>SEC/MIN &quot;0&quot;</th>
<th>INT-SUP &quot;0&quot;</th>
<th>RES &quot;0&quot;</th>
<th>RES &quot;0&quot;</th>
<th>VERSION 1 &quot;0&quot;</th>
<th>VERSION 0 &quot;0&quot;</th>
</tr>
</thead>
</table>

Because here only the FSK part is switched-on it is not necessary to activate the interrupt suppression bit (Mode register 2, bit 4 = “0”), however if the minute/seconde interrupt is on (for clock or timer purposes) it is necessary to activate (Mode register 2, bit 4 = “1”), so that during FSK reception these interrupts are suppressed automatically.

In CID application it is necessary to make/keep the POL interrupt active during FSK receive. It must be possible to receive outside the FSK-bytes also the next ringer signal.

The FSK receive part needs a lot of process power and may not to long be activated, therefore it is protected by a time-out. During receiving FSK-byte this timer is loaded by the FSK receive part itself, at first activation after CAS, ringer burst, or polarity change these program part will load the timer.

If a FSK byte is received by the PCD3316, it generates an interrupt request on the IRQ output pin, the micro-computer reads the internal registers of the PCD3316 and takes the necessary actions to make FSK receiving after this possible. The complete FSK receive control flow is given in Fig.12.
In off-hook mode it is possible that mark bits are sent after the last received FSK-byte. Therefore it is necessary that the low level bit of the PCD3316 is polled before this procedure is ended. Then also the mute can be deactivated. If all FSK-bytes are received the caller id information can be put on a display.

To be sure that no problem occurs during FSK receive the status register of the PCD3316 has to be read too. Two error bits are available to indicate synchronization problems. FSK-OVR error bit (status register, bit 3) indicates that a previous byte is lost due to an overrun, FSK-FRM error bit (status register, bit 2) indicates an incorrect start- or stop-bit.
The on-chip level detector can be used to detect a carrier loss during FSK transmission (interrupt register, bit 4). The data can be rejected when the signal level is below the reference level, this to avoid that noise is interpreted as data.

### 4.3 Ring or Polarity Change Detection by POL0 and POL1

For ring and polarity change detection two comparators are available in the PCD3316. The reference level of the comparators is set internally by the reference voltage generator. The voltage levels on the two polarity comparators inputs, POL0 and POL1, are compared with the reference voltage $V_{\text{ref}}$. If input POL0 is lower than $V_{\text{ref}}$ or input POL1 is higher than $V_{\text{ref}}$, bits POL0 and POL1 of the status register (status register, bit 7 and 6) are high respectively and these bits become low if POL0 is higher than $V_{\text{ref}}$ and POL1 is lower than $V_{\text{ref}}$. Every time the POL0 status bit changes from logic 1 to logic 0, a POL0 interrupt is generated. Every time the POL1 status bit changes from logic 0 to logic 1, a POL1 interrupt is generated.

Fig.13 shows the above explained POL0 and POL1 handling when a sine-wave is applied on the telephone lines.
The period time of a POL1-POL0-POL1 sequence is available in the ringer period register in multiples of 1/2048 s. At power-up and in all other cases that a POL1 is available, the contents of the ringer period register is 255.

**Polarity Change** is that only POL1 or POL0 is generated while the contents of the ringer period register is 255.

**Ringer** is that there is a sequence of POL1-POL0-POL1-etc, while at the second POL1 after a POL0 the contents of the ringer period register is the time of the previous POL1-POL0-POL1 sequence.

Only the 32 kHz clock is needed for the ringer or polarity change detection.

**Hardware considerations:**

The ringer frequency is converted into a binary number when a sequence of POL0-POL1-POL0 interrupts is generated; see before in this chapter or in [1]. To generate the POL0-POL1-POL0 interrupt sequence the input signals of POL0 and POL1 have to exceed $V_{ref} = 1.25\text{V}$ and must have a phase shift of a half-period between each other, as shown in Fig.13.

The POL inputs of the PCD3316 have to be connected with the line via attenuators by using the ringer capacitors as shown in Fig.14.

To detect the ringer signals or polarity changes the input voltage at POL0 and POL1 has to exceed $V_{ref} = 1.25\text{ V} (\pm 125 \text{ mV})$. The minimum ringer voltage at the line, to be detected, can be calculated as follows by using the attenuator components $R_{pol1}$ and $R_{pol2}$ of POL1 input as shown in Fig.30:

$$v_{ringer-min} = V_{ref} \cdot \left( \frac{R_{pol2} + R_{pol1}}{Z_{pol} + Z_{pol1}} \right) \left( V_{rms} \right)$$

with $V_{ref} = 1.25\text{ V}$, $R_{pol1} = 820\text{ k}\Omega$, $R_{pol2} = 100\text{ k}\Omega$. $Z_{pol} > 1.25\text{ M}\Omega$ the calculated value of $v_{ringer-min} = 8.7$ $V_{rms}$.

This is a theoretical value in case the line is not loaded with the ringer stage of the set. The real minimum ringer voltage which is detected by the PCD3316, as applied in the application of chapter 6.1, is about 13 $V_{rms}$ due to the voltage drops across the $2.2\ \mu F$ ringer capacitors $C_r$.

Note that the application of chapter 6.1 is provided with the UBA1702 which has an internal ringer threshold. This ringer threshold, which can be adjusted, determines the minimum ringer voltage at which the ringer capsule is activated. Without UBA1702 the minimum ringer voltage has to be adjusted by the ratio of the $R_{polx}$ resistors.
The signal transfer from line to POL-inputs is shown in Fig.15 with the POL attenuation components as shown in Fig.30. The low pass effect in the transfer is caused by the two 4.7 nF capacitors across the POL inputs.

SW / Control considerations:
Immediately after reset, the micro-computer has to put the PCD3316 in POL detection mode. Therefore the POL bit has to be set to logic “1”. The CAS and FSK functions are normal off to save power, but it is allowed to have these functions active too (CAS or FSK bit also “1”). TABLE 5 shows the final contents of the PCD3316 mode registers at POL detection mode.

<table>
<thead>
<tr>
<th>BIT 7</th>
<th>BIT 6</th>
<th>BIT 5</th>
<th>BIT 4</th>
<th>BIT 3</th>
<th>BIT 2</th>
<th>BIT 1</th>
<th>BIT 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
</tr>
<tr>
<td>Mode register 1 CIDMD1; address 04H; read/write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSK “0”</td>
<td>FSK BOM-mask “0”</td>
<td>CAS “0”</td>
<td>POL “1”</td>
<td>INT Polarity “1”</td>
<td>RES “0”</td>
<td>RES “0”</td>
<td>RES “0”</td>
</tr>
<tr>
<td>Mode register 2 CIDMD2; address 05H; read/write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XTL “0”</td>
<td>TB “1”</td>
<td>SEC/MIN “0”</td>
<td>INT-SUP “0”</td>
<td>RES “0”</td>
<td>RES “0”</td>
<td>VERSION 1 “0”</td>
<td>VERSION 0 “0”</td>
</tr>
</tbody>
</table>

Distinction between the detection of a polarity change or ringer detect has to be made by software. The PCD3316 only generates POL0 and POL1 interrupts and measures the time between two POL1 interrupts.

The explanation of this control has been split-up into three parts, first there is tested if there was a POL0/POL1 activity on the line, second selection is made between polarity change and ringer and final the ringer frequency and activation is controlled. The first control flow, detect the first POL0/POL1 activity is given in Fig.16.
After preforming the above described test we know that there is activity on the telephone lines. However if it is polarity change or ringer we need the second control procedure. To decide between the two possibilities the timer is loaded with the lowest possible time between two POL0/POL1 interrupts if its is a ringer signal (50 ms means a ringer frequency of 10Hz or higher). The second control flow, selection between polarity change and possible ringer frequency, is given in Fig.17.

Fig.16 POL0/POL1 detection procedure
When the time-out expires (no POL0 or POL1 interrupt detected) there was only a polarity change on the telephone line. In the BT application this will be used as start of the Caller ID procedure. In other applications this will be seen as a disturbance and will be switched back to the IDLE part.

Still we are not sure that there is a valid ringer signal on the telephone line. Herefore the ringer frequency has to be measured and validated. The final POL0/POL1 control flow, the detection if there is a valid ringer frequency, is given in Fig.18.

Fig.17  Polarity change and ringer frequency detection procedure.
In the ringer detection part only the POL1 interrupt has to be tested, because only after a POL1 interrupt the ringer period register is reloaded with a new value.

If no new POL1 interrupts are generated, because the ringer has stopped, the implemented timer will automatically stop the ringer generation and prepare it for FSK receiving. The 4s time-out will be tested in the FSK receive part.
4.4 Power Down state

The PCD3316 can be forced in a Power-down state by switching off the 3.58 MHz system clock and the A/D converter. This is done by setting mode register 2, bit 7 to logic 0. To guarantee correct operation, otherwise the PCD3316 stays in the selected function, the following order of actions must be performed:

1. Switch-off CAS and FSK detection (if turned on).
2. Read the interrupt register, thus cleaning pending interrupts generated by the CAS and FSK detector.
3. Switch-off the 3.58 MHz oscillator by reset bit 7 of mode register 2.

4.5 Low Battery Detect

The PCD3316 has an extra comparator to guard the battery voltage. If the voltage on the LOWBAT input is less than the reference voltage \( V_{ref} \), the LOW_BAT indication (status register, bit 5) is high, otherwise it is low.

**Hardware considerations:**

A tap of the battery voltage has to be connected with the LOWBAT input to monitor the minimum working voltage of the PCD3316 and PCD3755F or other type of \( \mu \)C. Detection level of the PCD3316 is \( V_{ref} = 1.25 \text{ V} \pm 125 \text{ mV} \). For a \( V_{DD}-\text{minimum} = 2.5 \text{ V} \), detection has to be done at \( V_{BB} = 2.5 + 0.125 + V_{D123} + (V_{BB} - V_{DD}) \) following the supply structure of the application of chapter 6.1.

With \( V_{D123} = 0.6 \text{ V} \) and \( (V_{BB} - V_{DD}) = 100 \text{ mV} \) (2.5 V < \( V_{BB} < 3.0 \)) the minimum level of \( V_{BB} = 3.32 \text{ V} \).

In this case with 3 x 1.5 V batteries, an attenuation of a factor 0.414, from \( V_{BB} \) to LOWBAT, has to be made. At \( R_{low1} = 1 \text{ M}\Omega \) the value of \( R_{low2} \) has to be 1.5 M\( \Omega \). The input current into LOWBAT, which is < 1 nA, can be neglected.

**Control considerations:**

Because the setting of the LOW-BAT bit (status register, bit 5) generates no interrupt on the IRQ pin, this bit should be polled. A practical solution is to read the status register value when a minute or second interrupt is generated, and put the low battery indication on the display.

4.6 Real-Time-Clock or Call-Timer signal

The PCD3316 doesn’t have a real-time-clock or call-timer hardware on-board, but with the 32 kHz oscillator the time base is able to generate either a 1 second or a 1 minute interrupt signal which can be used by the microcomputer to make a real-time-clock or a call timer. After reading the interrupt the interrupt is reset.

**Control considerations real-time-clock:**

1. For real-time-clock you need the minute interrupt generation, therefore the TB bit has to be set to logic “1” (mode registers 2, bit 6) and the SEC/MIN bit has to be set to logic “0” (mode register 2, bit 5).
2. Every minute the PCD3316 generates an interrupt request via pin IRQ of the PCD3316 to the microcomputer.
3. The micro-computer will read the “interrupt status register” of the PCD3316 and tests if the MIN interrupt (interrupt register, bit 7) is set, if yes the micro-computer will continue with point 4, else it waits for next interrupt (point 2).
4. The micro-computer will update the real-time-clock, put it on the display and wait for next interrupt.

Because normal Caller ID messages include the present time, this can be used to synchronise this real-time-clock.
Control considerations call-timer:

1. For call-timer you need the second interrupt generation, therefore the TB bit has to be set to logic “1” (mode registers 2, bit 6) and the SEC/MIN bit has to be set to logic “1” (mode register 2, bit 5).

2. Every second the PCD3316 generates an interrupt request via pin IRQ of the PCD3316 to the micro-computer.

3. The micro-computer will read the “interrupt status register” of the PCD3316 and tests if the SEC interrupt (interrupt register, bit 6) is set, if yes the micro-computer will continue with point 4, else it waits for next interrupt (point 2).

4. The micro-computer will update the call-timer, put it on the display and wait for next interrupt.

Of course every time you start a new telephone call this timer has to be set to zero.
5. APPLICATION PROPOSALS

This chapter describes application proposals of the PCD3316 CID / CIDCW receiver IC elucidated with block diagrams and timing diagrams as far as useful. Proposed are a ‘Basic set’, an ‘Adjunct box’ and application adaptations to meet the British Telecom (BT) and France Telecom (FT) requirements. Only the most important parts of the applications are shown in the block diagrams while the descriptions are kept briefly. The PCD3316 is described in this report and specified in [1]. Details of the other ICs: transmission IC TEA1112, microcontroller PCD3755F, ringer/interrupter UBA1702, handsfree IC TEA1093 can be found in [3] while applications are shown in [4].

The applications in this chapter have to be seen as proposals only, which are not built and not tested.

5.1 Basic telephone set with CID / CIDCW

This basic application with CID / CIDCW functions is meant for ‘Bellcore’ oriented countries. The blockdiagram is shown in Fig.19 using the TEA1112, PCD3316, microcontroller, display and discrete ringer. Realized and tested applications with the PCD3316 are described in chapter 6. The microcontroller must be a type with DTMF generator on chip (for instance the PCD3755F).

Transmission / dialling

The TEA1112 takes care of the interface between the microphone and ear capsule of the handset and the line while during DTMF dialling the tones from the µC are transmitted to the line. The transmission functions are line powered. The discrete ‘hook-switch’, shown in Fig.19 as a simple switch, is controlled by the µC via DP/FL to perform line interruptions for pulse dialling and flash. After lifting the ‘cradle switch’ the hook-switch is activated while the µC is set in the transmission mode via CSI and CE. The dialling function are available while the display is informed via the I²C - bus.

Ringing

The ringer circuitry, built up with discrete components, contains ringer supply and volume control. The PCD3316 generates an IRQ signal when a ringer voltage is detected on the POL inputs and activates the microcontroller by means of CE. The microcontroller generates a ringer tone when the ‘binary representation’ of the ringer frequency from the PCD3316 is detected as a valid frequency. The ringer stage drives the PXE ringer capsule. Volume control (if available in the ringer stage) is controlled by the microcontroller via the keypad.

PCD3316 - CID / CIDCW

The PCD3316 communicates with the microcontroller by means of the I²C - bus. Timing of the CAS and FSK functions is derived from the 3.58 MHz oscillator of the microcontroller. The 32 kHz oscillator activates the LOWBAT, Ring and Polarity detectors.

The CID / CIDCW signals from the line as ringing, polarity change and FSK signals are attenuated and band filtered before entering the device inputs of the PCD3316. The CAS signal is derived from the receiver output of the TEA1112 to separate the CAS signal from own speech by means of the anti side-tone network of the circuitry around the TEA1112.

The LOWBAT input of the PCD3316 detects too low battery voltages. During on-hook, the PCD3316 is in PD with the 32 kHz oscillator running while the microcontroller is in stop mode. Polarity changes or ringing signals from the line are detected by the PCD3316. The PCD3316 wakes-up the microcontroller (IRQ + CE) while the microcontroller activates, on his turn, the PCD3316 via the I²C - bus to receive CAS and FSK signals.

VDD supply

The PCD3316, microcontroller and display are supplied by VDD. Battery support is necessary during off-hook because the VCC supply point is too weak to deliver enough current, at low line voltages, for the microcontroller and PCD3316 and display. At higher line voltages VCC could contribute.
During on-hook, current consumption is rather low due to the PD or stop mode of the PCD3316 respectively microcontroller which saves battery energy. The devices becomes operational when polarity changes or ringing signals from the line are detected resulting in an increase of the current consumption from VDD. If required the supply of the devices during ringing could be delivered by the ringer stage. Consult chapter 6.1.5 concerning supply structure.
Optional functions

Fig. 19 shows also the TEA1093 and the UBA1702 to create a number of extra or optional functions. Furthermore, the discrete ringer part and hook-switch of the basic set can be replaced by the UBA1702 while the UBA1702 offers also a stabilized VDD voltage of 3.3 V using the battery voltage or ringing voltage as input. See chapter 6.1.

The TEA1093 can be applied to design a handsfree telephone set. This device contains a loudspeaker amplifier supplied from the line. Application examples of the TEA1093 can be found in [4].
5.2 Caller ID / Call Waiting Adjunct box

A standalone Adjunct Box with the PCD3316 is proposed in this chapter. It has to be connected between the telephone line and telephone set by means of two plugs as indicated in Fig.20. The box contains circuitry to receive and to handle the CID / CIDCW data. A ‘Line Current Sensor’ and a ‘Line Interrupter’ are placed in series with the external telephone set to detect the line current flowing to the telephone set respectively to switch-off the telephone set from the line. The Line Interrupter has to be ‘normally closed’ when it is not activated; see the Note at the end of this chapter about the details.

The adjunct box has its own line voltage stabilizer and line termination to adapt the box to the line when the external telephone set is switched-off from the line in off-hook mode. The transmit stage of the adjunct box is used to send a DTMF acknowledge signal to the line. FSK, POL and CAS signals from the line are offered to the

Fig.20 Block diagram of an Adjunct box
Application of the PCD3316 Caller Identification IC

PCD3316 via decoupling capacitors, attenuators and filters if required. The PCD3316 has its 32 kHz oscillator to detect polarity and ringing signals from the line in power down mode while the 3.58 MHz timing signal is delivered by the microcontroller. Information between PCD3316, microcontroller and display is provided by the I²C circuitry of the devices and the I²C - bus. The keypad could be applied to set the pre-conditions of the display, to handle the stored numbers and names and for Call Back facilities. The adjunct box is battery supplied as indicated in Fig.20. Mains supply via a transformer can be an option.

The following states are described as follows:

**Telephone set in on-hook:** The Line Interrupter is closed; the ringing signal can reach the telephone set in on-hook mode. The adjunct box is in standby mode. Both are ready to receive CID / CIDCW and ringer signals. The PCD3316 detects the polarity changes or ringing signals to wake-up the controller via the IRQ signal and to receives the FSK signals afterwards.

The ringing sounds are produced by the telephone set. When the handset of the telephone set is lifted (off-hook mode) the DC line current will be detected by the controller via the Line Current Sensor. The Line Interrupter remains closed.

**Telephone set in off-hook:** The telephone set terminates the telephone line and stabilized the voltage across the set. The controller is informed about the off-hook status of the telephone set. PCD3316 and controller are both operational, ready to receive and to process the CIDCW info entering the line. After the CAS tone has been detected by the PCD3316, the external telephone set is switched-off from the line by means of the Line Interrupter. The DC stabilizer and the line termination of the adjunct box are activated by the controller during 'muting' the telephone set. Acknowledgement can be sent to the line and FSK data can be received. At the end of the messages the telephone set takes-over the line interface functions from the adjunct box.

The line interface of the adjunct box has to be designed according country requirements regarding BRL, line voltage, DTMF signal level etc. Application adaptions to handle CID / CIDCW messages according the BT specifications are discussed in the chapters 5.3.

Note: The Line Current Sensor and Line Interrupter could be realised by Solid State Sensor respectively by a Solid State Switch or relays.
5.3 Application for British Telecom (BT)

Application for BT requires adaptations, SW and HW, of the basic application of Fig.19 because the CIDCW signalling procedure deviates from 'Bellcore'. During on-hook (Idle state) the 'Network Signalling' is shown in Fig.21. The signalling starts with a reversal of the DC line voltage followed by an 'Alert Signal', 'Channel Seizure' and FSK data before the ringing signal is generated.

The line current has to be increased from almost 'zero' (idle state) to > 25 mA at 20 ± 5 ms after the ‘Alert Signal’ during 15 ± 1 ms. The set impedance (on-hook) must alter from 'high' (idle state) to a defined value at 20 ± 5 ms after the 'Alert Signal'. The BRL of the set is specified with respect to Zss = 827 Ω + 1386 Ω // 139 nF for a frequency range from 200 Hz to 4 kHz. The line current as well as the set impedance have to return to their original state within 100 ± 50 ms when the V.23 signalling is ended. Consult the BT specification [12] about specification of 'idle state' concerning line current and set impedances.

Fig.21 BT application; Down stream signalling and timing of control signals

Normally the FSK-Alert Signal can be detected by the FSK receiver of the PCD3316. However the detection range of the FSK frequencies of the PCD3316 is specified as ± 0.5%, while the FSK 'Alert Signal' from BT can deviate with ± 1.1% which can result in detection failures. The PCD3316 uses in this case the ‘Low Level Bit’
from the interrupt register which is set (to ‘high’), when the level of the ‘Alert Signal’ stops and reduces below the
−37.8 dBm (max.) detection level of the PCD3316, see Fig.21.

The controller has to control the DC load and AC load, shown in Fig.22, by means of the two signals: CID-DC and
CID-AC. SW has to be written for this purpose.

Fig.22 shows a proposal of the adaption to the basic application of Fig.19 to meet the BT requirements. Both
blocks: DC load and AC load are controlled by the µC as explained before. The line current is switched to > 25
mA while the switched set impedance has to approximate ‘Zss’. Fig.22 shows the AC load with current
components values.

Take into account that the impedance of the ringer circuitry of the set is present in this on-hook state for ringer
signals. However, the influence of the ringer stage can be neglected. The ringer bridge is not conducting at the
low test levels (maximum – 2.2 dB) during the time that the set impedance has to be adapted.

The AC load is connected in series with the capacitors Cr of the ringing circuit to prevent any DC currents from
the line.
5.4 Application for France Telecom (FT)

Application for FT requires adaptations, SW and HW, of the basic application of Fig.19 because the CIDCW signalling procedure deviates from ‘Bellcore’. The impedance of the set has to be reduced from ‘idle’ to a fixed value after the first ring signal and has to return to ‘idle’ within a certain time depending on the conditions of the Channel Seizure Signal.

Consult [13], paragraph 2.1.2 where this signal is specified as ‘SMMR’ signal, offering 300 bits of alternating 0’s (1200 Hz) and 1’s (2200 Hz).

The first ‘ring’ signal of > 25 Vrms with a duration between the 200 ms and 300 ms, indicates that CID info follows while the ringer detection is not allowed; thus ringer sound not produced. Ringer signals have to be detected as a valid ringer signal at signal durations of > 400 ms.

The adapted Z\textsubscript{set}, during a certain time interval, is specified as BRL in dB’s. The BRL has to be more than 14 dB with respect to 1200 $\Omega$ for frequencies from 1 kHz up to 2.5 kHz. Take into account that the impedance of the ringer circuitry of the set is present in this on-hook state for ringer signals. However, the influence of the ringer stage can be neglected due to the low test levels for which the ringer stage is not conducting.

The HW has to be adapted regarding the set impedance by applying the AC load configuration drawn in Fig.22 of chapter 5.3, with adapted components values obviously. This load has to be switched across the line during the indicated time interval in Fig.23 by means of controller signal CID-AC. The SW has to be adapted for this purpose.

Fig.23 shows the different conditions for which the $Z_{\text{set}}$ has to be adapted which are:

a: No validation of the ‘SMMR’ signal. The line impedance has to be adapted to $Z_{\text{set}}$ between 200 ms and 350 ms after the ring signal and has to return to idle state within 1450 ms + < 150 ms.

b: Validation of the ‘SMMR’ signal. $Z_{\text{set}}$ has to return to idle state within 420 ms + < 150 ms after validation of the ‘SMMR’ signal.

c: Disappearance of the ‘SMMR’ signal after validation. $Z_{\text{set}}$ has to return to idle state within 150 ms after validation of the ‘SMMR’ signal in case the signal disappears for more than 40 ms. The disappearance of the ‘SMMR’ signal can be detected by the ‘Low Level Bit’ of the PCD3316 as indicated in chapter 5.3.
Fig. 23 FT application; CID signalling and timing of control signals
6. REALIZED APPLICATIONS WITH THE PCD3316

6.1 Bellcore approved telephone set

A telephone set with CID / CIDCW functions with the PCD3316, based on the DEMO OM5843, is described in the following chapters. The OM5843 as documented in reference [2] has been modified, see chapter 6.1.7, to receive the ‘Bellcore Approval’. Applied ICs besides the PCD3316 are UBA1702, TEA1112, PCD3755F, PCD3316 and the LCD display with the PCF2116K which are briefly described. Consult [1] and [3] for details of the concerning ICs while application details are given in [2] and [4].

This chapter is built-up as follows:
- description of the HW
- description of the SW with µC considerations and timing diagrams
- ‘Supply structure’ describing the current structure and ‘Proposals’ to improve it
- POTS mode; what is required and what has to be done to function in POTS mode
- application diagrams Fig.28, Fig.29, Fig.30 and Fig.31
- what’s done to get ‘Bellcore Approval’

6.1.1 Hardware description

The application diagrams are shown in Fig.28, Fig.29, Fig.30 and Fig.31. The HW is briefly described following the circuitry around the ICs on the board mainly: UBA1702, TEA1112, and finally the supply structure.

Board supply

The transmission part and ringer part of the application, UBA1702 and TEA1112 are supplied by the line via modular jack P101, selection jumpers and diode bridges. The PCD3755F and PCD3316 are supplied by the battery according the design of the OM5843. Suggestions to improve the supply are shown in chapter 6.1.5.3.

Line interrupter driver / ringer UBA1702

The UBA1702 performs the high voltage interface and ringer functions in cooperation with the PCD3755F and TEA1112.

The UBA1702 (or UBA1702A) drives the external switch TR101 applied as hook-switch and line interrupter for pulse dialling and flash under control of the PCD3755F by means of the DPI signal.

The IC takes care of the current management as current detector and limiter and protection of the voltage across the transmission IC. Detection of the line current is set at 3 mA with input CDA open. The PCD3755F will be informed by means of the CDO signal when \( I_{\text{line}} > 3 \, \text{mA} \). The line current will be limited at \( I_{\text{line}} > 120 \, \text{mA} \) in this case, due to the connection of pin CLA to VEE.

The UBA1702 protects the voltage \( V_{\text{LN-VEE}} \) across the TEA1112 at 12 V at pin ZPA open.

The stabilized voltage on pin VDD supplies the PCD3755F, PCD3316 and display at 3.3 V. The input voltage of the internal stabilizer is delivered by the batteries (\( V_{\text{BBbat}} = 4.5 \, \text{V nominal} \)) on the VBB input. See ‘Supply structure’ in this chapter.

The ringer input voltage from the line is delivered on pin RPI via C111 and C112, the ringer bridge and R106. The ringer supply voltage available on pin VRR, is decoupled by C119. Ringer melody and volume control levels are delivered by the PCD3755F by means of RMI respectively VOL1 and VOL2. The ringer sound is produced by the PXE capsule H1 which is connected between ROA and ROB when the ringer voltage at the a/b-terminals is more than 24 V\text{rms}; see description of PCD3755F (CE/BDI input) and PCD3316 (POL inputs). The minimum ringer level is determined by the internal ‘ringer threshold’ of the UBA1702. The frequency range is determined by SW.
Volume control by the keypad by means of the V+ or V− keys results in an increase or reduction of the sound pressure from the ringer capsule based on 12 dB reduction steps of the RMI signal from maximum to −36 dB.

Transmission / line interface TEA1112

The TEA1112 performs the interface between telephone line and transducers such as microphone capsule and earpiece as well as microcontroller for DTMF and pulse dialling; see Fig.29.

The line voltage Va/b between the a/b-b/a terminals is stabilized by the reference voltage \( V_{LN-SLPE} \) which is set at 4.65 V by means of the R109 (15 kΩ) between SLPE and REG. Va/b measures 6.8 V at \( I_{line} = 20 \) mA. The set impedance \( Z_{set} \) of about 600 Ω is mainly determined by R104 (620 Ω).

The send path consists of the microphone bandpass filter, components R125, R129, C118, C120, C130 and R120, and the microphone amplifier from MIC−/MIC+ to LN. The gain of the microphone amplifier is set by R132. The output modulation current from LN flowing into \( Z_{set} \) in parallel with \( Z_{line} \) generates the line signal. The gain from microphone to a/b-b/a terminals is about 26 dB at \( Z_{line} = 600 \) Ω, 1 kHz and \( I_{line} = 20 \) mA. The electret microphone, connected to jacket P109, is supplied from VCC via diode D100 and the two series resistors R124 and R131.

The receive signal from the line is attenuated by the anti side-tone network, amplified by the receive amplifier from IR to QR, and supplied to the earpiece (via switches). The gain of the receive amplifier is set by R119. The gain from a/b-b/a terminals to earpiece is about −10 dB at \( I_{line} = 20 \) mA and 1 kHz. A low pass filter is created by C117 and R119 into parallel with the internal receive gain setting resistor resulting in \( f_{-3\,dB} = 7.5 \) kHz. The CAS signal from the line is available at QR and delivered to the PCD3316 via a high pass filter; see Fig.31.

Input AGC is connected to VEE resulting in a maximum microphone and receive gain below \( I_{line} < 26 \) mA and 6 dB gain reduction at \( I_{line} > 61 \) mA.

The DTMF signal from the PCD3755F is attenuated by R101 and R102 and coupled into the DTMF input. The DTMF levels on the a/b-b/a terminals measures −8/−10 dBm at \( Z_{line} = 600 \) Ω and an input signal on pin DTMF of −22.5 dBm.

DTMF is activated by pressing one of the keys which enables the DTMF amplifier and disables the receive and microphone amplifiers (MUTE = HIGH).

MUTE is activated at DTMF dialling and during CID (off-hook) when an acknowledgement is generated and FSK data is received by the PCD3316.

Microcontroller PCD3755F / \( \text{I}^2\text{C-bus} \)

The PCD3755F is an OTP-type microcontroller loaded with derivate-SW from the “Reference Software, version 1.0”; see [9].

The controller takes care of the communication with the PCD3316 and display via the \( \text{I}^2\text{C} \)-bus and controls the UBA1702 and TEA1112 by means of separate signal lines as explained in the HW descriptions of the ICs in this chapter.

The PCD3755F is supplied by VDD = 3.3 V nominal. The reset input is connected to VSS which means that the internal reset will be activated at rising VDD voltage.

The matrix keypad, connected with the K1 to K6 inputs, contains besides the standard keys an ‘RCL-key’ for Flash operations, an ‘AP-key’ for Access Pause, a ‘LNR-key’ for Last Number Redial, a ‘STORE-key’ to store a telephone number and for toggling between DTMF and pulse dialling an ‘MRC-key’ to recall a telephone number and the ‘V+/V−-keys’ for volume control of the ringer signal. Consult [2] for store and recall operations.

The CE/FDI input is controlled by the EHI signal from the UBA1702 or by the IRQ signal from the PCD3316. After lifting the handset, CSI as well as EHI becomes ‘high’ to initialize the controller in the speech mode. When a valid ringer signal level is detected by the PCD3316, the PCD3316 generates an IRQ signal which wakes-up the controller via the CE/FDI input and the IRQ input to activate the ringer mode. The PCD3755F
reacts with reading the appropriate registers of the PCD3316 via the I²C-bus. If the PCD3755F determines a valid ringer frequency, by means of a binary representation from the PCD3316, a ringer melody is generated at the TONE output with a level of −11 dBm. An attenuator connected to the TONE output determines the correct levels of the DTMF signal.

Test outputs are available to test the CID functions of the controller.

The SCL and SDA line of the I²C bus are pulled-up to the VDD by 47 kΩ resistors.

**CID/CW PCD3316**

The PCD3316 is supplied by VDD = 3.3 V nominal. DGND and AGND are star-connected with the supply on the board.

The timing of the PCD3316 is derived from the PCD3755F X-tal oscillator; the 3.58 MHz signal is coupled into the HXIN input via 3.9 pF. The LF oscillator uses a 32.8 kHz X-tal in parallel with 470 kΩ.

The POL inputs are coupled to the line via the two ringer capacitors of 2.2 µF and a 20 dB attenuator formed by the four Rpolx resistors. The signals on the POL inputs of the device are clamped to VDD and GND by means of the internal protection diodes of the PCD3316. A low pass filter is made by the attenuator resistors Rpolx and the corresponding capacitor C134 or C135 resulting in f_{-3 dB} = 400 Hz.

At ringer voltages on the a/b-terminals of > 13 Vrms, the ringer voltage is detected by the PCD3316 because the signal at the POL inputs exceeds Vref. The PCD3755F is activated and produces a signal at the TONE output when the correct frequency is detected. A ringer sound is produced by the PXE capsule at ringer voltages on the a/b-terminals of > 24 Vrms due to the ringer threshold of the UBA1702.

The FSK signals from the line are directly coupled to the line via 100 kΩ series resistors for input current protection. A high pass filter is made by Cxfsk and the Zi of the FSKIN+ or FSKIN− input. The cut-off frequency of this FSK filter is f_{-3 dB} = 200 Hz.

The CAS signal is subtracted from the receiver output of the transmission IC TEA1112. The CAS signal from the line is attenuated by about 6 dB, at 2.5 kHz, before it enters the CASIN input of the PCD3316. This is due to the receive gain setting of the TEA1112, the low pass filter at the QR-output of the TEA1112 with f_{-3 dB} = 7.5 kHz (see TEA1112 description) and the high pass filter at the CASIN input of the PCD3316 with f_{-3 dB} = 800 Hz. This filter improves CAS tone receiving.

The LOWBAT input is connected with a tap of battery voltage resulting in a detection voltage of VBBbat/2. At VBBbat < 2.5 V (VDD is reduced to about 2.3 V) the character ‘B’ will be displayed on the LCD.

**LCD Display**

The LCD display LPH7319-3 with driver PCF2116K is supplied by VDD and controlled via the I²C bus. The intensity of the display can be set by means of a potentiometer. Most of the PCD3316 functions result in displayed messages by means of text and icons.

The LCD display of the OM5843 has a relative high current consumption and is not intended for power down modes. Use of a low-power LCD display is recommended for final product applications.
6.1.2 Software description

The software is made for the PCD3755F which is member of the PCD33xx family of micro-computers and is based on the reference design see ref [9]. Because handling the interrupt requests, reading the messages and storing the messages costs so much time (a software I2C-bus is used) and RAM, that it was necessary to decrease the dialler functionality to the absolute minimum. Therefore the options, handsfree and the programming possibilities are removed (except repertory dial) and is during PCD3316 data receiving everything switched-off except the FSK receiver. A short description about what has been changed or added to the reference design modules is given below.

Interrupt timing:
The interrupt time resolution during ringer mode is equal to that in dialling mode (6.7 ms).
The FSK-mode requires a timing resolution of 9.92 ms. This specific interval is derived from the requirement that receiving of FSK-data is only then possible when during FSK receiving only one timer-interrupt occurs.

System Module:
For FSK mode the interrupt time interval is extended to 9.92 ms.
The switching between the main states is controlled by the PCD3316 interrupt line and the value of its interrupt/status register. In off-hook the interrupt line IRQ of the PCD3316 is tested, if active the interrupt register of the PCD3316 is read. When the interrupt is caused by a CAS signal the CAS handling function is called. In on-hook mode (ringer) also the interrupt line of the PCD3316 is tested, if active the interrupt register of the PCD3316 is read. At POL0 or POL1 interrupt the value is forwarded to the ringer detection module for testing, if a FSK interrupt is received the FSK handling function is called.

Dialler Module:
The DTMF tone D is added. This function puts the DTMF tones belonging with key “D” on the telephone line. This signal “D” is used in the CAS mode as an acknowledge signal.

Keypad Module:
In the keypad module only the keypad itself is changed from matrix to half-matrix. This half-matrix has the advantage that more keys can be used with less I/O lines.

Ringer Detection Module:
The measuring of the ringer frequency is done in the PCD3316, the only function of the Ringdect module is validate the ringer frequency.

Display Module:
The display module is changed from the seven-segment to a dot-matrix version (LCD display LPH7319-3 with driver PCF2116K), this is necessary because a lot of alpha-numeric messages have to be put on the display. This module contains three 12 digits rows. On the upper one the date and time are shown, the middle one shows the dialled or by FSK received telephone number and the lowest one shows at single data message format the rest of the by FSK received telephone number and at multi data message format this line is reserved for the by FSK received name information.
The communication between the module and the LCD driver is based on the I2C-protocol.
The dialler information on the display is identical to the reference design with one restriction, the display module shows 12 instead of 16 digits for a number (the 12 last in case of a number and the first 12 in case of a name).

I2C Module:
In the I2C module that part which addresses the PCD3316 is made sequential, this makes this part much faster.
**Application of the PCD3316 Caller Identification IC**

**Application Note AN98071**

**Caller Identification Module:**

The Called module is responsible for the operation of the caller identification receiver PCD3316 during all telephone set modes.

It takes care of the data reception and control of the caller identification chip, however in this module no test of keyboard input, changing to other telephone modes (e.g. from handset to handsfree) and testing of the CE/T0 input (reset delay) is done. The Called module is a collection of all function calls necessary for reading and/or controlling the PCD3316 CIDCW receiver, the most important are:

- **Init;** takes care of the initialisation/start of the caller identification module.
- **Handle_Irq;** this is called after the interrupt output of the PCD3316 becomes active, therefore this output is continuously polled. This Handle_Irq reads the contents of the interrupt and FSK-data register of the PCD3316. Depending on which interrupt is active (bit(s) in the interrupt register) one of the following actions will be carried out:
  - FSK-interrupt; no further actions will be taken, the FSK states will be handled in function Handle_FSK_Mode.
  - Ringer-interrupt (POL1, POL 0); next the contents of the ringer period register will be read.
  - Minute or second interrupt; first the status register of the PCD3316 is read, then the real-time-clock or the call-time are updated (if included).
  - Battery-low indication is set. This will be shown on the display.
- **Handle_CAS_Mode;** if during off-hook a PCD3316 interrupt the CAS-bit is active function Handle_CAS_Mode is called. The following actions are done sequentially:
  - The message “Incoming Call” is put on the display.
  - A delay of < 100 ms is necessary.
  - Then a DTMF “D” tone will be generated for acknowledging the exchange that a sequence of FSK data can be transmitted.
  - When no start of FSK transmissions has occurred within 500 ms an error message will be returned, otherwise the FSK mode will be entered.
- **Handle_FSK_Mode;** the FSK data is composed of the message type, message length, a set of data bytes and one-byte checksum. Both single data message format as well as multi data message format are accepted. The Handle_FSK_Mode function is divided into states which automatically place the date/time, number and name information into before specified RAM places.
  - Date and time data are always stored (single or multi data message format).
  - Telephone data, at single data message format the first 24 digits of the telephone number are stored (two display rows are available), at multi data message format the last 12 digits of the telephone number are stored (for one display row).
  - Name data, this is only present at multi data message format, because only 12 display digits are available the first 12 characters of the name data are stored.
  - If the checksum is wrong or the message is interrupted, nothing will be displayed.

Most of the other reference design modules are changed too, to get I/Os or RAM places available for the caller identification part, however explaining this is not a part of this report.
6.1.3 µC considerations

The OM5843 application board uses an OTP-version of the PCD33xx micro-controller family. Source code of the software running in the micro-controller is available upon request. The OTP micro-controller allows user-modification of the software to assist in end-product development. Advantages of the PCD33xx family are:

- it is a special telephony micro-computer
- there are software modules available (reference design)
- complete development environment is available (AL8400 and Ceibo debugger)
- the solution is simple and inexpensive

6.1.4 Timing considerations

The timing of the pulse and tone dialler part is identical to the reference design approach, only the values are not diode selectable but fixed. However ringer (POL), CAS and FSK need some extra timing to let it work or to switch off. A list of these timing considerations together with these actions are given below:

POL1_timeout of 100 ms; when the next POL1 interrupt is not coming within this POL1_timeout time the ringer melody generator is switched off. This timeout is necessary because this is the only way the ringer can be switched off when the ringer signal disappears. The PCD3316 cannot switch-off the ringer because when the ringer signal disappears no POL1 or POL2 interrupt will be generated and thus the ringer frequency is not measured any more.

Wait_for_FSK for 4 s; after ending a ringer activation period it is necessary to switch the PCD3316 in FSK receive mode, worse case till the next ringer burst. After this the PCD3316 has to be switch back to power down mode, to save power. In our application we have a timeout of 4s after the ringer burst has disappeared. Thus the PCD3316 is switched to FSK receive mode direct after end of ring and stays in this mode for 4s, then the PCD3316 will be put in power down mode again.

CAS_delay of 70 ms; the D_ackn signal is put on the telephone line 70 ms after receiving the last CAS interrupt. The PCD3316 is able to generate a CAS interrupt every 60 ms when the CAS signal stays present, because the CAS signal can be much longer than this 60 ms a timeout of 70 ms after receiving a CAS interrupt is necessary to be sure that the D_ackn is send after CAS and not during CAS.

D_ackn_time of 60 ms; this is an important requirement to get Bellcore approval, the D_ackn must be between 55 and 65 ms.

Ackn_to_FSK_delay of 550 ms; this is another important Bellcore approval requirement. The rule is that the mute of the transmission part must end before 600 ms after sending the D_ackn. Because CAS signals are received during a telephone call the period that the line is muted must be long enough to make FSK receive possible, but also so short that it is not annoying for the end user when no real FSK info is coming.

FSK_data_delay is 150 ms; when suddenly the FSK data is interrupted the program must leave this FSK receive mode and switch back to the previous mode (can be on-hook or off-hook).

I²C-bus speed; this not a real timing but it is important when using the PCD33xx family of micro-computers. Because this micro-computers have no hardware I²C-bus everything has to be done to make this software bus as fast as possible. Result is that the first three bytes are read with a clock speed of about 20 kHz, the rest is read with the normal speed between 8 and 9 kHz.

Above critical timing considerations are given in the next two figures the results for CID and CIDCW measured at our demoboard are shown.
Fig. 24 shows a normal CIDCW signal handling. First the CAS signal is received by the PCD3316, the microcomputer will generate a D-ackn and the FSK signal is received by the PCD3316 and handled by the microcomputer. The mute is set when the D-ackn is started and will be reset direct after end of the FSK data.

In Fig. 25 shows what happens when in CIDCW mode the FSK is not received. Important is here that the muting of the transmission circuit ends within 600 ms after CAS.
Fig. 25  The CAS signal is not followed by FSK message.

Fig. 26  FSK and IRQ timing (complete signals).

Fig. 26 shows the complete FSK signal (CID mode). In this case the number of channel seizures and mark bits is very high, but the PCD3316 waits till the first data is received and then activates the IRQ output.
The next figure (Fig.27) gives the FSK-data signal with the corresponding IRQ action. In the detailed FSK signal the two FSK frequencies can be recognised. The IRQ output becomes high when a proper FSK-data byte is received, it will go to the low state when the internal interrupt status register is read. In the present application it takes about 2 ms (see figure below) to read the interrupt register of the PCD3316 via the I^2^C-bus, this means that the micro-computer has more than enough time (about 6.4 ms) to be ready for the next IRQ request.
6.1.5 Supply structure

6.1.5.1 General

The UBA1702 and TEA1112 of the OM5843 application take care of the supply provisions while the PCD3755F, PCD3316 and LCD display are, looking to the VDD pin, current consumers only.

The UBA1702 has an internal voltage stabilizer with input VBB and output VDD. VBB has to be more than 3.7 V to guarantee a VDD of 3.3 V typical. The maximum output current is more than 2 mA.

The supply point VCC of the TEA1112 delivers supply current taken from the line. The supply possibilities are limited as explained in the application of the TEA1112, see [4]. The setting of VCC depends on the DC setting of the VLN voltage, furthermore it has a relative high internal resistance equal to the resistance of the network connected between LN and VCC which is R104 = 620 Ω in this case as shown in Fig.29.

Take into account that every 1 mA more current drawn from VCC reduces the VCC level with 620 mV. Every increase of I_line with 50 mA increases VCC with less than 1 V. However, the minimum level of VCC is 2.0 V at I_line = 20 mA while the voltage difference between VCC and SLPE has to be more than 1.6 V over the whole line current range (!), to keep the TEA1112 fully functional.

6.1.5.2 Present structure

The current consumption from VCC and VDD at different modes are surveyed in TABLE 6. They are base on the application of the OM5843.

Batteries are required to supply the application of the OM5843 during on-hook. The batteries (3 x 1.5 V) are connected with the VBB input of the UBA1702 via D123 to offer a stabilized VDD of 3.3 V.

VCC, which is available at off-hook only, can not be used. VCC is connected to VBB of the UBA1702 via two schottky diodes. But, the 4 mA current consumption from VDD can not be supplied by VCC to save battery use, because VCC decreases too much; see ‘General’ in this chapter.

Increase of the VLN voltage, by means of \( V_{ref} = V_{LN} - V_{SLPE} \) of the TEA1112, to enlarge the VCC level could be a solution to contribute to the VDD supply during off-hook, but is not always allowed due to DC voltage restrictions of the a/b-terminals with respect to country requirements.

Battery life time of the present application is limited to about 3 month, for 3 x 1.5 V, due to the current consumption during on-hook as well as off-hook resulting in a mean current consumption of 1.26 mA.

The calculated battery life time is based on use of ‘Alkaline’ batteries with a capacity of \( \geq 2.7 \text{ A/h (low current use)} \) for type mignon (R06, LR6, AA, etc.), 20 calls a day, with an average duration of 7 minutes (no kids at home!) giving an off-hook/on-hook ratio of 10% and furthermore without VMWI - detector.

Improvements of supply structure and battery life time are given in next chapter.

| TABLE 6  Current consumption \(^1\) from VCC (line) and VDD (batteries) |
|-----------------------------|----------------|----------------|----------------|----------------|
|                             | Supplied by line \(^2\) via VCC \(^3\) at               |
|                             | OFF - HOOK (mA) onboard | ON - HOOK (mA) |
|                             | VCC = 4.1 V: waiting | operating |
| TEA1112                     | 1.20 | - | - |
| Electret microphone         | 0.25 | - | - |

---

\(^1\) The calculated battery life time is based on use of ‘Alkaline’ batteries with a capacity of \( \geq 2.7 \text{ A/h (low current use)} \) for type mignon (R06, LR6, AA, etc.), 20 calls a day, with an average duration of 7 minutes (no kids at home!) giving an off-hook/on-hook ratio of 10% and furthermore without VMWI - detector.

\(^2\) Improvements of supply structure and battery life time are given in next chapter.

\(^3\) Table 6: Current consumption from VCC (line) and VDD (batteries)
6.1.5.3 Proposals to improve the supply structure c.q. battery life time

To extend battery life, the current consumption has to be limited during on-hook as well as off-hook while during off-hook the line power has to be used as much as possible.

1) Use of an LCD display with a lower current consumption than applied with the OM5843. A current consumption of \( \leq 150 \mu A \) is possible resulting in an average current consumption of about 735 \( \mu A \) (450 \( \mu A \) on-hook), and a battery life-time of 5 months, calculated with a battery capacity of 2.7 A/h and an off-hook/on-hook ratio of 10%.

2) Connecting two batteries, 2 x 1.5 V instead of 3 x 1.5 V, to the VDD supply wire directly via one schottky diode type BAT85 without applying the UBA1702, instead of connecting the batteries to the VBB input of the UBA1702. The VDD supply voltage is not stabilized at 3.3 V in this case, but will vary between 3.0 V and 2.6 V depending on the energy condition of the batteries. This supply voltage variation is within the supply voltage range of the PCD3316 and PCF3755F.

In this case an average current consumption of about 480 \( \mu A \) (200 \( \mu A \) on-hook) could be possible resulting in a battery life-time of about 8 months. Furthermore, 2 batteries of 1.5 V are required instead of 3 batteries.

The resistors \( R_{\text{lowx}} \) applied at the input of the LOWBAT pin of the PCD3316 have to be adapted in this case. Eight months life-time of two batteries of 1.5 V is about the optimum with the OM5843 with the described modifications.

3) CIDCW sets applied in countries where the available line current at on-hook is relatively high could make use of a DC-DC converter to charge a large-value capacitor with the small current during a long time for use of higher currents during a relative short time.

4) No batteries are required when the set can be supplied from the mains via an AC-DC adapter. The PCD3755F as well as PCD3316 can be operational in on-hook conditions in this case and the VMWI-detector, as

---

### TABLE 6 Current consumption from VCC (line) and VDD (batteries)

<table>
<thead>
<tr>
<th>Supplied by battery via VDD (^4) at</th>
<th>OFF - HOOK (mA)</th>
<th>ON - HOOK (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>VDD = 3.3 V:</td>
<td>VDD = 3.3 V:</td>
</tr>
<tr>
<td></td>
<td>standby</td>
<td>operating</td>
</tr>
<tr>
<td>UBA1702 (^5)</td>
<td>0.25</td>
<td>0.25</td>
</tr>
<tr>
<td>PCD3755F</td>
<td>0.40</td>
<td>0.40</td>
</tr>
<tr>
<td>PCD3316</td>
<td>2.50</td>
<td>0.07</td>
</tr>
<tr>
<td>LCD LPH7319-3 (^6)</td>
<td>0.66</td>
<td>0.66</td>
</tr>
<tr>
<td>total without VMWI</td>
<td>3.81</td>
<td>0.98</td>
</tr>
<tr>
<td>VMWI detector</td>
<td>0.30</td>
<td>0.20</td>
</tr>
<tr>
<td>total including VMWI</td>
<td>4.11</td>
<td>1.18</td>
</tr>
</tbody>
</table>

1. Measured values; see concerning data sheets
2. VLN set at 5.0 V
3. Supply point of the TEA1112
4. VDD stabilized by the UBA1702
5. Not specified in data sheet UBA1702
6. Driver PCF2116K
proposed in chapter 6.2, is not useful anymore. The FSK signals for VMWI can be directly received by the PCD3316 for further processing and VMWI indication.

6.1.6 POTS mode

The set has to function in POTS mode when the batteries are removed or empty. Transmission functions and calling functions during off-hook and also ringer function during on-hook have to be available while the CID and CIDCW functions can be disabled.

In fact, CAS and FSK detection have to be disabled by setting the PCD3316 in PD mode to reduce the current consumption from the VDD supply. In this case, without batteries, the VDD supply current has to be delivered from the line via VCC which is only possible with the PCD3316 in PD. Ringer detection remains available with the PCD3316 in PD by means of the POL0 / POL1 circuitry. The 32 kHz oscillator keeps running while the 3.58 MHz oscillator is stopped. Supply during ringing is delivered by the ringer signal from the line.

POTS mode of the application according chapter 6.1 (Fig.28 - Fig.31) requires modification of the SW only. The PCD3316 has to be forced in PD mode when the battery voltage is too low (batteries empty or removed) which can be detected by the LOWBAT function of the PCD3316.

Reduction of the current consumption of the PCD3316 (to about 600 µA at VDD = 2.8V), by disconnecting the 3.58 MHz clock from the PCD3316 (not yet PD-state), gives a good impression that POTS mode is possible. VCC supplies VDD in this case, without battery support. The test shows that transmission functions remains available during off-hook while ringing sounds are produced during on-hook.

Take care of a defined start-up after off-hook actions without lock-effects of the increasing supply voltage. During start-up phase, the current consumption from VDD must increases linear from 'zero' to the nominal value to be sure that the nominal voltage level can be reached.

With the PCD3316 in PD, the VDD level will be about 2.8 V at VCC = 3.3 V with a working display. Applying a display with a low current consumption or with disabling function, enlarges the supply possibilities with respect to a higher VCC and VDD if possible, or adjustment to a lower line voltage at the a/b terminals, if required.

Modifications of the HW can be performed by using two batteries of 1.5 V instead of 3 x 1.5V as discussed in chapter 6.1.5.3, item 2.
Fig. 28  Line interrupter and ringer circuit
Fig. 29 Transmission and dialler circuit

Receiver MUTE - switch
see ‘Display part’
**Application of the PCD3316 Caller Identification IC**

*Application Note AN98071*

**Fig. 30 PCD3316 configuration**
MUTE - switch, connected between receiver output QR of TEA1112 and earpiece capsule.
6.1.7 What is done to get Bellcore approval

The OM5843 has been modified to receive ‘Bellcore approval. These modifications are:

- A reduction of the send gain with 8 dB down to 26 dB at 20 mA line current, by means of a reduction of the value of R120 from 8.2 kΩ to 2 kΩ. It sets the output level on the line to acceptable values and it reduce the side tone level to separates the CAS signal from own speech.

- Increase of the DTMF levels, up to −8/−10 dBm, to meet the USA requirements of the “D” acknowledgement.

- Improvement of the signal suppression from line to earpiece during FSK signal transfer, when the TEA1112 is in MUTE condition, by means of the MUTE-switches made by the 74HC4066N. A signal suppression of 60 dB is required which can not be realised by the transmission IC due to signal feedback via VCC supply. A suppression of 80 dB is achieved by means of the MUTE-switches.

- Increase of the receive gain for CAS signals, defined from line to CASIN input of the PCD3316 via the receive channel of the TEA1112, from −10 dB up to −6 dB actually by an increase of R119 from 68 kΩ to 330 kΩ. Capacitor C117 has been reduced to 270 pF to get the same low pass filter characteristics of the receive channel; see TEA1112 circuit description.

  To compensate the increase of the receive gain from line to earpiece a resistor of 100 Ω is mounted in series with earpiece (150 Ω).

The software has also been updated to get Bellcore approval:

- The timing around CAS, ACKN, FSK and mute has been updated. Because Bellcore specified that transmission must be re-activated when no FSK is received within 600 ms after ackn, the wait-time after CAS for FSK is decreased to 550 ms.

- The DTMF D_ackn signal is made exact 55 ms.

- The wait-time for next FSK byte is extended to 150 ms.

- The mute is deactivated within 50 ms after finish FSK.

- The second interrupt was removed, because it was interfering with the CAS and FSK interrupt.

- The FSK read procedure was changed into a state machine, which is controlled by the message parameter, all CalledID items are automatically stored at the correct RAM place. The final result is that date and time, the first 12 digits of the name and the last 12 numbers of the telephone number are displayed.

- Low level bit detection added after end FSK bits, to detect if there are still mark bits send.

Note: Calculations of the transmit gain at the speech frequencies, or CAS tone frequencies are affected by the filter characteristics of microphone to MIC inputs of the TEA1112. The same is valid for the receive gain which is affected by the characteristics of the low pass filter at the QR output and the characteristics of the high pass filter at the CASIN input of the PCD3316. See TEA1112 and PCD3316 circuit description.

The applied transducers of the handset (Ericsson RLGN40201/8B6) are:

- microphone: electret, −44.5 dBV/Pa at 1 kHz and 2 kΩ load

- earpiece: dynamic, 49 dBPa/V, 150 Ω
6.2 VMWI detector

A VMWI detector circuit is proposed by describing the HW as well as the required SW to realise this function. The VMWI detector wakes-up the controller (PCD3755F), during on-hook, when FSK signals are present on the line, with amplitudes of more than $-40 \text{ dBm}$, as there are no preceding ring signals. The PCD3316 has to detect the FSK signals to indicate that messages are stored in the exchange. The existing SW of the OM5843 is modified for the VMWI function.


The VMWI-detector is tested with the ‘modified’ application of the OM5843 [2]. The display of the OM5843 indicates by means of ‘vmwi = on’ that one or more messages are stored in the exchange.

6.2.1 Circuit description

**Hardware:**

The VMWI circuitry is shown in Fig.32. It consists of a differential amplifier with a gain of 32 dB and a comparator with an input offset-voltage of 434 mV generated across the 10 kΩ resistor. During stand-by the output of IC2 is low. At line signals of more than $-40 \text{ dBm}$ (11 mV-peak) the offset voltage at the input of IC2 will be exceeded and the output of IC2 goes high to initiate the controller PCD3755F via the CE input.

The input sensitivity of $-40 \text{ dBm}$ varies with $+/−1 \text{ dB}$ with supply variations (VDD) of $+/−10\%$. The sensitivity can be adapted by modifying the value of the resistor of 10 kΩ connected between the inputs of IC2.

Anti-parallel diodes are placed from the inputs of IC1 to VDD and VEE to protect the input stage of IC1.

The application is built and wired with the OM5843 [2]. The inputs are connected with the a/b-b/a line terminals, while the output of IC2 is connected to the CE/FDI input of the PCD3755F pin 12; see Fig.28 respectively Fig.29.

The detector is supplied by VDD; the current use is about 200 µA in standby at VDD = 3.3 V.
Application of the PCD3316 Caller Identification IC

The tests were done in on-hook mode. Messages stored in the exchange are displayed on the LCD by means of ‘vmwi = on’.

The input impedance of the detector is more than 24 kΩ which can be neglected with respect to the set impedance at speech conditions.

Software:

VMWI messages are present in Single Data Message Format as well as Multiple Data Message Format. In both cases the 5 data bytes are send but the contents of the message is different; see APPENDIX 1, TABLE 14 and TABLE 21.

The software corrections necessary to adapt the OM5843 Demo board software of the PCD3755F for VMWI receiving is relative simple:

1) The PCD3316 has to be put in the FSK receiving mode when a VMWI message is send. Thus after receiving a high on the CE/FDI input of the PCD3755F from the VMWI detection circuit, Mode registers 1 of the PCD3316 is put in FSK receiving mode and of Mode register 2 the XTAL is switched on via the I²C-bus.

2) After receiving a FSK byte by the PCD3316 an interrupt request is send to the PCD3755F, the contents of the FSK data register of the PCD3316 is read via the I²C-bus by the micro-computer and stored in internal RAM for processing later.

3) When the message is completed the message ‘vmwi = on/off’ is put on the display depending on the value of the message word for SDMF and parameter word for MDMF messages. After this the micro-computer goes back to the STOP mode, while the message stays on the display.

Of course, instead of putting a message on the display also a LED could be flashed as long as the vmwi is active, the here described software solution is only an example.
7. FREQUENTLY ASKED QUESTIONS

This chapter gives an overview of frequently asked questions and their answers concerning the PCD3316 and the application of this device.

- 1. Is the performance of PCD3316 Bellcore conferment?
  ANSWER: Yes! The good CAS/FSK detection performance of PCD3316 exceeds the Bellcore requirements when properly implemented in a system. This can be proven in several ways, e.g. via a complete test report done by an independent test house (available after signing an NDA with Philips), and also indirectly by approved products using PCD3316.

- 2. Can BT’s Idle State Tone Alert Signal be detected by the PCD3316?
  ANSWER: Yes. Specified for British telecom level-1 Caller ID is that the telephone set has to detect the Idle State Alert Signal (ISAS) after a silence period. The set must detect only one of the two signals of 2130 Hz or 2750 Hz. A certain time after the end of this pulse a DC wetting pulse must be applied to the line. On PCD3316 this is done by polling the Low-level bit that indicates the level of incoming signal. For details, refer to chapter 5.3.

- 3. Is the 32 kHz oscillator always needed?
  ANSWER: Yes, the 32 kHz oscillator must always be active. In power-down mode it is used for ring or polarity change detection and in operating mode it is used for level/CAS/FSK detection.

- 4. Are separate 3.58 MHz resonators for the PCD3316 and the microcontroller required?
  ANSWER: No, only one resonator is needed. It can be shared between the PCD3316 and the microcontroller by coupling the oscillator output of one device to the clock input of the other device. Capacitive coupling is recommended in this case. See Fig.29 and Fig.30.

- 5. Is data transmission based on DTMF signalling supported?
  ANSWER: No, only FSK based data transmission is supported by the PCD3316. Most countries in the world supporting CID (or planning to) have chosen FSK for data transmission.

- 6. Why was an I²C-bus chosen for communication with PCD3316?
  ANSWER: The I²C-bus concept, with two lines, offers several advantages for the customer. Between the microcontroller and the PCD3316 three lines are needed (two I²C lines plus one interrupt line). Furthermore, external serial EEPROM for extended data/address logging and also I²C-controlled LCD drivers can be hooked to the microcontroller without requiring more I/O pins on the micro and with a minimum of software overhead. See application diagrams Fig.28 up to Fig.31.

- 7. Is a hardware I²C-bus block on the microcontroller required to drive the PCD3316?
  ANSWER: No, the I²C bus can also be implemented in software without any problem. Depending on CPU type used, only 200-250 bytes are needed for this purpose. Please note that the same I²C-bus driver can also be used to communicate with external EEPROM and/or LCD drivers. The I²C-bus driver on the OM5843 demo board [2] can be used as example, source code is available via Philips Semiconductors.

- 8. Is stutter dial tone detection supported by PCD3316?
  ANSWER: No, this must be realized by external circuitry.

- 9. Are external filter components needed for the CASIN input?
  ANSWER: a) CIDCW phone: Due to the feature of a separate CASIN input pin on PCD3316, it is possible to make use of the side tone suppression done by the line interface in a normal phone application. In this case, only one capacitor and one resistor are recommended to filter the CAS signal before connecting it to PCD3316. This high pass filter is created by $C_{1\text{cas}}$ and $R_{\text{cas}}$ as shown in Fig.31; $C_{2\text{cas}}$ is applied as DC blocking capacitor.
  b) CIDCW adjunct box: Normally, only 2 capacitors and one resistor are recommended to filter the CAS signal
before connecting it to PCD3316 and still maintain a good performance. See the PCD3316 specification for details.

10. For which countries can PCD3316 be used?
ANSWER: The PCD3316 can be used in all countries with CID services based on 1200 Baud FSK data transmission. This includes e.g. USA, Canada, France, Germany, UK, Spain and most Asian countries.

11. Is PCD3316 suitable also for type-2 adjunct boxes?
ANSWER: Yes, an application proposal is described in chapter 5.2

12. What are the main advantages of using PCD3316?
ANSWER: To mention a few of the most important advantages to the customer by using PCD3316:
- Very few external components needed (pre-filtering of CAS)
- Only 3 lines needed for communicating with the microcontroller. This means a low-cost, low-pin-count microcontroller can be used.
- Philips Semiconductors offers complete IC solutions for all telecom terminal systems.

13. Can VMWI (Visual Message Waiting Indication) be done using PCD3316?
ANSWER: Yes, but an external level detector is needed in case of battery supply as the microcontroller has to wake-up the PCD3316 as there is no ring signal preceding the FSK data. A proposal of a detector is described in chapter 6.2. With mains supply no external level detector is required because FSK detection is always switched-on.

14. Can both ring detection and polarity change detection be done by the PCD3316?
ANSWER: Yes. This means that the PCD3316 is also suitable for CIDCW phones/adjunct boxes for the British market.

15. Is the mute switching during FSK data transmission done by the PCD3316?
ANSWER: No, this is handled easily by the microcontroller. Refer to chapter 6.1.

16. Do I need a particular microcontroller to drive the PCD3316?
ANSWER: No, any type of microcontroller can be used.

17. What development tools are available for PCD3316?
ANSWER: The OM5843 evaluation board, showing a full implementation of a CIDCW phone using the PCD3316. In addition, various application notes for CID applications are available via Philips.

18. I need the minimum level for FSK detection to be $-45$ (or $-48$) dBm, can this be guaranteed if I use PCD3316?
ANSWER: Yes, the minimum FSK detection level of PCD3316 is already now specified to $-50$ dBm in order to cover not only for today's requirements, but also for the ones of tomorrow. FSK data below $-38$dBm can be ignored by software when the signal input level is below the threshold value of the low-level bit.

19. Are the 250V capacitors between tip-and-ring and the FSK inputs of PC3316 really needed?
ANSWER: Yes, the two high-voltage capacitors are needed to isolate the PCD3316 from the high AC ring voltage and DC level on the a/b-lines which could reach peak levels as high as 230V.

20. How to handle discontinuities during FSK receive?
ANSWER: During channel seizure the PCD3316 will repair it. During mark bits the discontinuity can result in a wrong start of data receive, requiring to reset the PCD3316 by switch-off/on the FSK-mode bit respectively. During data receive it will result in a wrong checksum or other data error, this cannot be repaired.
APPENDIX 1  CID / SIGNALLING AND STANDARDS

ADSI Type 1
ADSI Type 1 specifies on-hook CID features. A typical ADSI type 1 session is when party B calls party A the name and number of party B will be displayed on the screen of party A before party A answers the call.

After the first ring burst the FSK data is transmitted by the SPCS (USA), to be completed before the start of the second ring burst. After decoding the FSK data the information is displayed on the LCD.

CID Characteristics
The Bellcore specifications of the Caller Identity (CID) characteristics are described in the next table.

| Table 7 CID Characteristics

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Bellcore GR-30 Network specifications</th>
<th>Bellcore SR-2476 CPE Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transmission scheme</td>
<td>Analog, FSK</td>
<td>Same</td>
</tr>
<tr>
<td>Logical 1 (mark)</td>
<td>1200 ± 12 Hz</td>
<td>Same</td>
</tr>
<tr>
<td>Logical 0 (space)</td>
<td>2200 ± 22 Hz</td>
<td>Same</td>
</tr>
<tr>
<td>Transmission rate</td>
<td>1200 bits / second</td>
<td>Same</td>
</tr>
<tr>
<td>Transmission level</td>
<td>-13.5 ± 1.5 dBm (into 900 Ohm termination)</td>
<td>1200 Hz: -32 to -12 dBm</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2200 Hz: -36 to -12 dBm</td>
</tr>
</tbody>
</table>

Timing

![CID Timing Diagram](image)

ADSI Type 2
ADSI Type 2 specifies off-hook signalling in addition to the functionality required for ADSI Type 1. A typical ADSI type 2 session is when party A and party B are engaged in a telephone call and at a certain point party C calls party A. The LCD of party A displays the name and number of party C.

When the set is in conversation and a second party calls the set the following happens: The telephone extension sends a Subscriber Alerting Signal (SAS) which is an audible tone on the line followed by the CPE Alerting Signal...
Application of the PCD3316 Caller Identification IC

(CAS) on which the telephone set mutes the conversation. The set sends a DTMF signal as acknowledgement and then the extension sends FSK caller information.

![Diagram of CIDCW Protocol](image)

Fig.34  CIDCW Protocol

**CAS Characteristics**

**TABLE 8  CAS Characteristics**

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Nominal frequencies</td>
<td>2130 Hz and 2750 Hz</td>
</tr>
<tr>
<td>Frequency tolerance</td>
<td>± 0.5% of the nominal value</td>
</tr>
<tr>
<td>Nominal tone level</td>
<td>-15 dBm (into 900 Ohm termination)</td>
</tr>
<tr>
<td>Tone level tolerance</td>
<td>± 1 dBm per tone</td>
</tr>
<tr>
<td>Dynamic range tone levels</td>
<td>-32 to -14 dBm per tone</td>
</tr>
<tr>
<td>Power differential within dynamic range</td>
<td>0 to 6 dB between tones</td>
</tr>
<tr>
<td>Signal duration</td>
<td>80-85 ms</td>
</tr>
<tr>
<td></td>
<td>75-85 ms</td>
</tr>
</tbody>
</table>
ACK Characteristics

The Acknowledge signal is a DTMF “D” signal.

TABLE 9  ACK Characteristics

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Lower frequency</td>
<td>941 Hz ± 1.5%</td>
</tr>
<tr>
<td>Higher frequency</td>
<td>1633 Hz ± 1.5%</td>
</tr>
<tr>
<td>Power level lower frequency</td>
<td>-9.5 ± 1 dBm</td>
</tr>
<tr>
<td>Power level higher frequency</td>
<td>-7.5 ± 1 dBm</td>
</tr>
<tr>
<td>Duration</td>
<td>55-65 ms</td>
</tr>
</tbody>
</table>

Timing CIDCW

So the set should send the ACK within 100 ms after detecting the CAS (see table, 165 minus 65 ms), and it should wait for a maximum of 500 ms for FSK data after sending the ACK (see table, T3).

The only difference is that the messages (except the first one) aren’t preceded by a channel seizure.
Single Data Message Format (SDMF)

The incoming call information in short form has the following data format:

![Fig.36 Single Data Message Format](image)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Size</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel Seizure Signal</td>
<td>300 bits alternating 1’s and 0’s</td>
<td>Preamble</td>
</tr>
<tr>
<td>Mark Signal</td>
<td>180 mark bits</td>
<td>Assigned value used to identify the feature generating the message</td>
</tr>
<tr>
<td>Message Type Word</td>
<td>1 byte</td>
<td>Number of Message Words in the message body</td>
</tr>
<tr>
<td>Message Length Word</td>
<td>1 byte</td>
<td>An 8 bit information byte</td>
</tr>
<tr>
<td>Message Word(s)</td>
<td>1 - &lt;variable&gt; bytes</td>
<td>8 bit modulo 256 check sum</td>
</tr>
<tr>
<td>Check Sum Word</td>
<td>1 byte</td>
<td></td>
</tr>
</tbody>
</table>

Message contents are defined as below:

![TABLE 12 SDMF 10 digit number delivery](image)

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x04</td>
</tr>
<tr>
<td>Message Length</td>
<td>1</td>
<td>0x12</td>
</tr>
<tr>
<td>Month</td>
<td>2</td>
<td>01 - 12</td>
</tr>
<tr>
<td>Day</td>
<td>2</td>
<td>01 - 31</td>
</tr>
<tr>
<td>Hour</td>
<td>2</td>
<td>00 - 23</td>
</tr>
<tr>
<td>Minute</td>
<td>2</td>
<td>00 - 59</td>
</tr>
<tr>
<td>Digit 1 up to Digit 10</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

It is also possible for the calling party to suppress the callers number (Private). This is generally done by pressing star-six-seven (USA) before making a call. If the call came from outside the service area then the SDMF message “Out of Area” will be sent.
When a message is left in the voice mail box (USA), the SPCS sends a Visual Message Waiting Indicator (VMWI)

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x04</td>
</tr>
<tr>
<td>Message Length</td>
<td>1</td>
<td>0x09</td>
</tr>
<tr>
<td>Month</td>
<td>2</td>
<td>01 - 12</td>
</tr>
<tr>
<td>Day</td>
<td>2</td>
<td>01 - 31</td>
</tr>
<tr>
<td>Hour</td>
<td>2</td>
<td>00 - 23</td>
</tr>
<tr>
<td>Minute</td>
<td>2</td>
<td>00 - 59</td>
</tr>
<tr>
<td>P or O</td>
<td>1</td>
<td>ASCII “P” or “O”</td>
</tr>
</tbody>
</table>

The micro-computer shall interpret three consecutive bytes of 42 hex as a request to turn the notification ON, similarly it shall interpret three consecutive bytes of 6F hex as a request to turn the notification OFF.

Note that the data bytes in SDMF is ASCII encoded with no parity.

**Multiple Data Message Format (MDMF)**

The incoming call information in long form has the following data format:
Application of the PCD3316 Caller Identification IC

Table 15: Multiple Data Message Format

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Size</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel Seizure Signal</td>
<td>300 bits alternating 1’s and 0’s</td>
<td>Preamble</td>
</tr>
<tr>
<td>Mark Signal</td>
<td>180 mark bits</td>
<td>Assigned value used to identify the feature generating the message</td>
</tr>
<tr>
<td>Message Type Word</td>
<td>1 byte</td>
<td>Assigned value used to identify the feature generating the message</td>
</tr>
<tr>
<td>Message Length Word</td>
<td>1 byte</td>
<td>Number of Message Words in the message body</td>
</tr>
<tr>
<td>Parameter Type Word</td>
<td>1 byte</td>
<td>Number of Parameter Words in the parameter body</td>
</tr>
<tr>
<td>Parameter Length Word</td>
<td>1 byte</td>
<td>An 8 bit information byte</td>
</tr>
<tr>
<td>Parameter Word(s)</td>
<td>1 - &lt;variable&gt; bytes</td>
<td>8 bit modulo 256 check sum</td>
</tr>
</tbody>
</table>

Message contents are defined as below:

Table 16: MDMF Date and Time

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x80</td>
</tr>
<tr>
<td>Parameter Type</td>
<td>1</td>
<td>0x01</td>
</tr>
<tr>
<td>Parameter Length</td>
<td>1</td>
<td>0x08</td>
</tr>
<tr>
<td>Month</td>
<td>2</td>
<td>01 - 12</td>
</tr>
<tr>
<td>Day</td>
<td>2</td>
<td>01 - 31</td>
</tr>
<tr>
<td>Hour</td>
<td>2</td>
<td>00 - 23</td>
</tr>
<tr>
<td>Minute</td>
<td>2</td>
<td>00 - 59</td>
</tr>
</tbody>
</table>

Table 17: MDMF 10 digit number delivery

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x80</td>
</tr>
<tr>
<td>Parameter Type</td>
<td>1</td>
<td>0x02</td>
</tr>
<tr>
<td>Parameter Length</td>
<td>1</td>
<td>10</td>
</tr>
<tr>
<td>Digit 1 up to Digit 10</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

Maximum number of digits per parameter is 10 digits.
When a message is left in the voice mail box (USA), the SPCS sends a Visual Message Waiting Indicator (VMWI).

TABLE 18  MDMF 15 characters name delivery

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x80</td>
</tr>
<tr>
<td>Parameter Type</td>
<td>1</td>
<td>0x07</td>
</tr>
<tr>
<td>Parameter Length</td>
<td>1</td>
<td>0x01 - 0xFD</td>
</tr>
<tr>
<td>Character 1 up to 15</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

Maximum number of characters per parameter is 15.

TABLE 19  MDMF Reason Absence CID

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x80</td>
</tr>
<tr>
<td>Parameter Type</td>
<td>1</td>
<td>0x04</td>
</tr>
<tr>
<td>Parameter Length</td>
<td>1</td>
<td>0x01</td>
</tr>
<tr>
<td>P or O</td>
<td>1</td>
<td>ASCII “P” or “O”</td>
</tr>
</tbody>
</table>

TABLE 20  MDMF Reason Absence CNAM

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x80</td>
</tr>
<tr>
<td>Parameter Type</td>
<td>1</td>
<td>0x08</td>
</tr>
<tr>
<td>Parameter Length</td>
<td>1</td>
<td>0x01</td>
</tr>
<tr>
<td>P or O</td>
<td>1</td>
<td>ASCII “P” or “O”</td>
</tr>
</tbody>
</table>

When a message is left in the voice mail box (USA), the SPCS sends a Visual Message Waiting Indicator (VMWI).

TABLE 21  MDMF VMWI Message

<table>
<thead>
<tr>
<th>Parameter</th>
<th># Bytes</th>
<th>Content</th>
</tr>
</thead>
<tbody>
<tr>
<td>Message Type</td>
<td>1</td>
<td>0x82</td>
</tr>
<tr>
<td>Message Length</td>
<td>1</td>
<td>0x03</td>
</tr>
<tr>
<td>Parameter Type</td>
<td>1</td>
<td>0x0B</td>
</tr>
<tr>
<td>Parameter Length</td>
<td>1</td>
<td>0x01</td>
</tr>
<tr>
<td>Parameter Word</td>
<td>1</td>
<td>0x00 or 0xFF</td>
</tr>
</tbody>
</table>

The micro-computer shall interpret the parameter word FF hex as a request to turn the notification ON, similarly it shall interpret the parameter word 00 hex as a request to turn the notification OFF.