# Advance Information # Color SXGA Digital Image Sensor 1280 x 1024 pixel progressive scan solid state image sensor with integrated CDS/PGA/ADC, digital programming, control, timing, and pixel correction features #### Features: - SXGA resolution, active CMOS image sensor with square pixel unit cells - 6.0µm pitch pixels with patented pinned photodiode architecture - Bayer-RGB color filter array with optional micro lenses - High sensitivity, quantum efficiency, and charge conversion efficiency - · Low fixed pattern noise / Wide dynamic range - Antiblooming and continuous variable speed shutter - Single master clock operation - Digitally programmable via I<sup>2</sup>C interface - Integrated on-chip timing/logic circuitry - CDS sample and hold for suppression of low frequency and correlated reset noise - 20X programmable variable gain to optimize dynamic range and facilitate white balance and iris adjustment - 10-bit, pipelined algorithmic RSD ADC (DNL ±0.5 LSB, INL) ±1.0 LSB) - Automatic column offset correction for noise suppression - Pixel addressability to support 'Window of Interest' windowing, resolution, and subsampling - Encoded data stream - 10 fps full SXGA at 13.5MHz Master Clock Rate<sup>3</sup> - Single 3.3V power supply - 48 pin CLCC package | Part Number | Description | Package | |--------------|------------------------------------------|-------------| | MCM20027IBBL | Color RGB sensor with Lenslets | 48 Pin CLCC | | MCM20027/BMN | Monochrome<br>sensor without<br>Lenslets | 48 Pin CLCC | The MCM20027 is a fully integrated, high performance CMOS image sensor with features such as integrated timing, control, and analog signal processing for digital imaging applications. The part provides designers a complete imaging solution with a monolithic image capture and processing engine thus making it a true "camera on a chip". System benefits enable design of smaller, portable, low cost and low power systems. Thereby making the product suitable for a variety of consumer applications including still/full motion imaging, security/surveillance, and automotive among others. The imaging pixels are based on active CMOS pixels using pinned photodiodes that are realized using Motorola's sub-micron ImageMOS<sup>TM</sup> technology. A maximum frame rate of 10 FPS at full resolution can be achieved, further the frame rate is completely adjustable without adjusting the system clock. Each pixel on the sensor is individually addressable allowing the user to control "Window of Interest" (WOI) panning and zooming. Control of sub-sampling, resolution, exposure, gain, and other image processing features is accomplished via a two pin I<sup>2</sup>C interface. The sensor is run by supplying a single Master Clock. The sensor output is 10 digital bits providing wide dynamic range images. # **ELECTRO STATIC DISCHARGE WARNING:** This device is sensitive to electrostatic discharge (ESD).ESD immunity meets Human Body Model (HBM) $\leq$ 1500 V and Machine Model (MM) $\leq$ 150 V Additional ESD data upon request. When handling this part, proper ESD precautions should be followed to avoid exposing the device to discharges which may be detrimental to its immediate performance and/or reduce the parts expected lifetime.. out notice This document contains information on a new product. Specifications and information herein are subject to change with- © MOTOROLA, INC. 2001 Revision 8.0 - 28 November 2001 : MCM20027 # **Specifications** Image Size: 7.7mm x 6.1mm (9.82mm Diagonal, 1/2" Optic) Resolution:1280 x 1024 pixels, available digital zoom and region of interest (ROI) windowing Pixel Size: 6μm x 6μm Monochrome Sensitivity: 1.8 V/Lux-sec Min. Detectable Light Level: 3 Lux at 10FPS/F2 lens Scan Modes: Progressive Shutter Modes: Continuous Frame and Single Frame Rolling Shutter modes available Readout Rate: 13.5MSPS Frame Rate: 0-10 Full frames (1280x1024) per second Max Master Clock Frequency: 13.5MHz System Dynamic Range: 50dB On Chip programmable gain: -9.5dB to 26dB On Chip Image Correction: Column Fixed Pattern Correction/ Analog to Digital Converter: 10-bit, RSD ADC (DNL +/-0.5 LSB, INL/+//-1.0 LSB) Power Dissipation: 250mW RMS, operating @13.5Mhz Package: 48 pin ceramic LCC See "MCM20027 Pin Definitions" on page 67 for more information Figure 2. MCM20027 Detailed Block Diagram # **Table Of Contents** | 1.0 | | | MCM20027 Overview | 7 | |-----|-----|--------------|-----------------------------------------------------------------------------------|----| | 2.0 | | | MCM20027 Architecture | 7( | | | 2.1 | | Pixel Architecture | 7 | | | 2.2 | | Color Separation and Fill Factor Enhancement | 9 | | 3.0 | | | Frame Capture Modes | 10 | | | 3.1 | | Continuous Frame Rolling Shutter capture mode (Default) | 10 | | | 3.2 | | Single Frame Rolling Shutter capture mode (SFRS) | 11 | | 4.0 | | | Active Window of Interest Control | 12 | | 5.0 | | | Active Window Sub-sampling Control | 12 | | 6.0 | | | Frame Rate and Integration Time Control | 13 | | | 6.1 | | CFRS Frame Time/Rate: | 13 | | | 6.2 | | Integration Time in CFRS mode: | 13 | | | 6.3 | | SFRS Frame Time/Rate: | 14 | | | 6.4 | | Integration Time in SFRS mode | 14 | | | 6.5 | | Example of Frame time/rate and Integration Time in CFRS and SFRS modes | | | 7.0 | | | Analog Signal Processing Chain Overview | 15 | | | 7.1 | | Correlated Double Sampling (CDS) | 15 | | | 7.2 | | Frame Rate/Clamp (FRC) | 15 | | | 7.3 | | Programmable Per-Column Offset | 16 | | | 7.4 | | Digitally Programmable Gain Amplifiers (DPGA) for White Balance and Exposure Gain | 16 | | | | 7.4.1 | White Balance Control PGA | 16 | | | | 7.4.2 | Exposure Global Gain PGA | 16 | | | | 7.4,3 | Gain Modes | 17 | | | 7.5 | | Global Digital Offset Voltage Adjust (DOVA) | 19 | | | 7.6 | | Analog to Digital Converter (ADC) | 19 | | 8.0 | | | MCM20027 Sensor External Controls | 20 | | | 8.1 | $\checkmark$ | Initialization | 20 | | | 8.2 | | Standby Mode | 20 | # **Table Of Contents** | | 8.3 | Tristate Mode | 20 | |------|-------|----------------------------------------------------|----| | | 8.4 | References CVREFP, CVREFM | 20 | | | 8.5 | Common Mode References: VAG, VAGREF and VAGRETURN. | 20 | | | 8.6 | Internal Bias Current Control | 21 | | 9.0 | | Sensor Output/Input Signals | 22 | | | 9.1 | Start Of Data Capture (SYNC) | 22 | | | 9.2 | Start Of Row Readout (SOF) | 22 | | | 9.3 | Horizontal Data SYNC (VCLK) | 22 | | | 9.4 | Data Valid (HCLK) | 22 | | | 9.5 | Strobe Signal | 24 | | 10.0 | | I <sup>2</sup> C Serial Interface | 26 | | | 10.1 | MCM20027 I <sup>2</sup> C Bus Protocol | 26 | | | 10.2 | START Signal | 26 | | | 10.3 | Slave Address Transmission | 26 | | | 10.4 | Acknowledgment | 26 | | | 10.5 | Data Transfer | 26 | | | 10.6 | Stop Signal | 27 | | | 10.7 | Repeated START Signal | 27 | | | 10.8 | I <sup>2</sup> C Bus Clocking and Synchronization | 27 | | | 10.9 | Register Write | 28 | | | 10.10 | Register Read | 28 | | 11.0 | | Suggested Software Register Changes | 31 | | 12.0 | | MCM20027 Utility Programming Registers | 32 | | | 12.1 | Register Reference Map | 32 | | 13.0 | | Detailed Register Block Assignments | 35 | | 14.0 | | Electrical Characteristics | 64 | | 15.0 | | MCM20027 Pin Definitions | 67 | | 16.0 | | MCM20027 Packaging Information | 69 | | 17.0 | | MCM20027 Typical electrical connection | 72 | # **Reference Documentation** | No | Description | Name of Document | Release<br>Date | Contact/Location of Info | |----|-----------------------------------------------------------|-----------------------------------|-----------------|-------------------------------------| | 1 | Digital Camera Reference<br>Design utilizing the MCM20027 | Roadrunner<br>Application Note | May 4 2001 | http://www.motorola.com/adc/imaging | | 2 | Information on MCM20027<br>Optics | Optic Application note | Feb 7 2001 | http://www.motorola.com/adc/imaging | | 3 | Information on Strobe Timing | Strobe Timing<br>Application Note | May 30 2001 | http://www.motorola.com/adc/imaging | | | | | | | **Table 1. Reference Documentation** #### 1.0 MCM20027 Overview The MCM20027 is a solid state CMOS Active CMOS Imager (ACI<sup>TM</sup>) that integrates the functionality of a complete analog image acquisition, digitizer, and digital signal processing system on a single chip. The image sensor comprises a format pixel array with 1280x1024 active elements. The image size is fully programmable to user defined windows of interest. The pixels are on a 6.0µm pitch. High sensitivity and low noise are a characteristic of the pinned "shared diffusion" photodiode architecture utilized in the pixels. Standard microlenses further enhance the sensitivity. The sensor is available with Bayer patterned Color Filter Arrays (CFAs) for color output or as a monochrome imager. Integrated timing and programming controls allow video or still image capture modes. Frame rates are programmable while keeping Master Clock frequency constant. User programmable row and column start/stop allow windowing to a minimum 1x1 pixel window (see "Active Window of Interest Control" on page 12). Windowing can also be performed by subsampling in multiple pixel increments to allow digital zoom (see "Active Window Sub-sampling Control" on page 12). The analog video output of the pixel array is processed by an on chip analog signal processing pipeline. Correlated Double Sampling (see "Correlated Double Sampling (CDS)" on page 15) eliminates the sensor reset noise without the need to capture and subtract a reset frame per live video frame. The Frame Rate Clamp (FRC) enables real time optical black level calibration and offset correction (see "Frame Rate Clamp (FRC)" on page 15). The programmable analog gain consists of exposure or global gain to map the signal swing to the ADC input range, and white balance gain to perform color white balance in the analog domain. The ASP signal chain consists of : - (1) Column op-amp(1.5X fixed gain) - (2) Column DOVA (1.5X fixed gain) - (3) White Balance PGA (0.88-2.82X) - (4) Global PGA (0.67X 5.92X) - (5) Global DOVA (2.0X fixed gain) These Digitally Programmable Amplifiers (DPGAs) allow real time color gain correction for Auto White Balance (see "White Balance Control PGA" on page 16) as well as global gain adjustment (see "Exposure Global Gain PGA" on page 16); offset calibration (see "Pro- grammable Per-Column Offset" on page 16 and "Global Digital Offset Voltage Adjust (DOVA)" on page 19) can be done on a per column basis and globally. This percolumn offset correction can be applied by using stored values in the on chip registers. A 10-bit Redundant Signed Digit (RSD) ADC converts the analog data to a 10-bit digital word stream. The fully differential analog signal processing pipeline serves to improve noise immunity, signal to noise ratio, and system dynamic range. The sensor uses an industry standard two line I<sup>2</sup>C complaint serial interface. (see page 26). The MCM20027 operates with a single 3.3V power supply (see "Electrical Characteristics" on page 53) with no additional biases and requires only a single Master Clock for operation upto 13.5MHz. It is housed in a 48 pin ceramic LCC package (see "MCM20027 Packaging Information" on page 69). The MCM20027 is designed taking into consideration interfacing requirements to standard video encoders. In addition to the 10 bit bayer encoded data stream, the sensor outputs the valid frame, line and pixel sync signals needed for encoding. The sensor interfaces with a variety of commercially available video image processors to allow encoding into various standard video formats. The MCM20027 is an elegant and extremely flexible single chip solution that simplifies a system designer's tasks of image sensing, processing, digital conversion, and digital signal processing to a high performance, low cost, low power IC. One that supports among others a wide range of low power, portable consumer digital imaging applications. #### 2.0 MCM20027 Architecture #### 2.1 Pixel Architecture The MCM20027 ImageMOS<sup>TM</sup> (1) sensor comprises of a 1280 x 1024 active pixel array and supports progressive scan mode. The MCM20027 utilizes the Kodak patented "Shared Floating Diffusion" pixel design <sup>3</sup>. This design enables two adjacent Row pixels' photodiodes to share the same floating diffusion transistor. (see Figure 2, on page 8). - 1. ImageMOS is a Motorola trademark - 2. Patents held jointly by Motorola and Kodak - 3. Kodak Patent pending The basic operation of the pixel relies on the photoelectric effect where due to its physical properties silicon is able to detect photons of light. The photons generate electron-hole pairs in direct proportion to the intensity and wavelength of the incident illumination. The application of an appropriate bias allows the user to collect the electrons and meter the charge in the form of a useful parameter such as voltage. The pixel architecture also requires all pixels in a row to have common Reset, Transfer 1 and 2, Floating diffu- sion and Row Select gate controls. In addition all pixels have common supply $(V_{DD})$ and ground $(V_{SS})$ connections. An optimized cell architecture provides enhancements such as noise reduction, fill factor maximizations, and antiblooming. The use of pinned photodiodes (2) and proprietary transfer gate devices in the photoelements enables enhanced sensitivity in the entire visual spectral range and a lag free operation. In brief, initially during Integration @T=0, both Transfer Gates 1 and 2 and the Reset Gate is Open (On-Active High). Transfer Gate 1 then Closes (Off) @ T=1, thereby allowing Photodiode 1 to charge its well capacitance. At this time Photodiode 2 is held at Reset level by having Transfer Gate 2 and the Reset Gate open (On). After 1 Row Period $[T_{row}]$ , @T=2, Transfer Gate 2 closes (Off). This action causes Photodiode 2 to start charging. When the integration (charging) of Photdiode 1 has # SEMICONDUCTOR TECHNICAL DATA neared completion, @ T=3, the Reset Gate closes (Off). The charge off the well capacitance of Photodiode 1 is then transfered to the Shared Floating Diffusion Gate @ T=4 when Transfer Gate 1 opens (On). Also @T=4 the Shared Diffusion gate and the Row Select gate opens (On). This action causes charge from the floating diffusion to be read out as a Voltage value for that pixel on Row 1. @T=5 the Row Select gate and the Floating diffusion close (Off) while the Reset gate opens (On). This is occurs in preparation of readout of Row 2. When the integration (charging) of Photodiode 2 has neared completion, the Reset Gate closes (Off) again. The charge off the Well Capacitance of Photodiode 2 is then transfered to the Shared Floating Diffusion Gate @ T=6 when Transfer Gate 2 opens (On) and then the same readout procedure as before occurs. The nominal photoresponse of the MCM20027 is shown in Figure 3 Figure 3. MCM20027 Nominal spectral response In addition to the imaging pixels, there are additional pixels called dark and dummy pixels at the periphery of the imaging section (see Figure 2). The dark pixels are covered by a light blocking shield rendering the pixels underneath insensitive to photons. These pixels provide the sensor means to measure the dark level offset which is used downstream in the signal processing chain to perform auto black level calibration. The dummy pixels are provided at the array's periphery to eliminate inexact measurements due to light piping into the dark pixels adjacent to active pixels. The output of these pixels should be discarded. Electronic shuttering, also known as electronic exposure timing in photographic terms, is a standard feature. The pixel integration time can be widely varied from a small fraction of a given frame readout time to the entire frame time. **2.2 Color Separation and Fill Factor Enhancement** The MCM20027 family is offered with the option of monolithic polymer color filter arrays (CFAs). The combination of an extremely planarized process and propri- atary color filter technology result in CFAs with superior spectral and transmission properties. The standard option is a primary (RGB) "Bayer" pattern (see Figure 4), however, facility to produce customized CFAs including complementary (CMYG) mosaics also exists. Applications requiring higher sensitivity can benefit from the optional micro-lens arrays shown in Figure 5. The lenslet arrays can improve the fill factor (aperture ratio) of the sensor by 1.5-2x depending on the F number of the main lens used in the camera system. Microlenses yield greatest benefits when the main lens has a high F number. As a caution, telecentric optical design is a requirement due to the limited optical acceptance angle of the lenslit. The optical acceptance angle is approximately 15 degrees (see figure 5a). Due to the lenslits being placed in the same area/position over all the photodiodes on the sensor, hence, care should be taken when taking into consideration the telecentric design for especially the outermost pixels. The fill factor of the pixels without microlenses is 32%. With Microlens the fill factor improves to approximately 45% to 50%. | G1 | R | G1 | R | |----|----|----|----| | В | G2 | В | G2 | | G1 | R | G1 | R | | В | G2 | В | G2 | Figure 4. On-chip Bayer CFA Figure 5. a) 15 degrees acceptance angle b)Improvement in pixel sensitivity results from focusing incident light on photo sensitive portions of the pixel by using microlenses # 3.0 Frame Capture Modes There exists two frame capture modes: - 1) Continuous Frame Rolling Shutter mode (CFRS) - 2) Single Frame Rolling Shutter mode (SFRS) The sensor can be put into either one of the aforementioned modes by writing either "1" or "0" to Bit 6 of Capture Mode Control Register, (Table 29), on page 48. # 3.1 Continuous Frame Rolling Shutter capture (CFRS) [Default] The default mode of image capture is the "Continuous Frame Rolling Shutter" capture mode (CFRS). This mode will yield frame rates up to 10fps at 13.5 MHz MCLK. In this mode the image integration and row readout take place in parallel. While a row of pixels is being read out, another row(s) are being integrated. Readout of each row follows the Integration of that row. Therefore the Integration of the rows are staggered out due to the Readout of sequential rows occurring one after the other (see "Integration Time in CFRS mode:" on page 13). In CFRS, after one frame has completed integrating, the first row of the second frame automatically begins integrating. The readout of the rows also follow the same routine. The waveforms depicting the CFRS output data stream refer to Figure 6, on page 11 and Figure 7, on page 12. # 3,1.1 CFRS Video Encoded Data stream The Rixel Data Stream Signal Control Register, (Table 53), on page 62 allows the user to select how the output pixel data stream in Continuous Frame Rolling Shutter mode is encoded/formatted. In default mode, internally generated signals SOF, VCLK, HCLK etc. drive the integration and readout of the pixel data frames but only the valid pixel data is readout of the sensor. When a "1" is written to bit 5 of the Pixel Data Stream Signal Control Register, (Table 53), on page 62, it causes the output pixel data to be encoded with SOF, VCLK and End Of Frame signals. It accomplishes this by attaching the pixel data with certain predefined signal data. The Video Encoded Signal Definitions, (Table 2), on page 10 defines the data that represents the SOF, VCLK and End of Frame signals. | Signal | Description | Data | |-----------------|-----------------------------------------------------|--------------| | SOF | Start of Row read-<br>out (i.e Readout of<br>Row 1) | 3FF3FF3FF3FF | | VCLK | Start of Row read-<br>out of Rows 2+ | 3FF3FF000000 | | End Of<br>Frame | Readout of last Row complete | 00000000000 | **Table 2. Video Encoded Signal Definitions** # 3.2 Single Frame Rolling Shutter capture mode (SFRS) This mode of capture refers to non-interlaced or sequential row by row scanning of the entire sensor in a single pass for the purpose of capturing a single frame. The start of Integration in this mode is triggered by the SYNC signal. Similar to the CFRS capture mode, Readout of each row follows the Integration of that row. Therefore the Integration of the rows are staggered out as well due to the Readout of the sequential rows occurring one after the other (see "Integration Time in SFRS" mode" on page 14). This process continues until all Rows have been integrated and readout. Once readout of the entire frame is complete, the sensor awaits a new SYNC signal before it starts integration and readout of another frame. The waveforms depicting the SFRS output data stream refer to Figure 8, on page 12 NOTE!! The faster the clock speed, the closer the sequential Integration start times are. Figure 7. CFRS Default Line Waveform Figure 8. SFRS Waveform ## 4.0 Active Window of Interest Control The pixel data to be read out of the device is defined as a 'Window of Interest' (WOI). The window of interest can be defined anywhere on the pixel array at any size. The user provides the upper-left pixel location and the size in both row and column depth to define the WOI. The WOI is defined using the WOI Pointer, WOI Depth, and WOI Width registers, (Table 32 on page 51 through Table 39 on page 53). Please refer to Figure 9 for a pictorial representation of the WOI within the active pixel array. Figure 9. WOI Definition # 5.0 Active Window Sub-sampling Control The user can further control the size of the Active Window that is read out by sub sampling the already defined Active Window Of Interest (See "Active Window of Interest Control" on page 12). Subsampling enables the pixel data to be readout in 1 pixel or 2 pixel increments depending if you are subsampling in either monochrome (1 pixel) or bayer pixel (2 pixel) space in four different sampling rates in each direction: full, 1/2, 1/4, or 1/8. The user controls the subsampling via the Subsample Control Register, (Table 30), on page 49. An example of Bayer space sub-sampling is shown in Figure 10. Sub-sample Control Register = x0010101<sub>b</sub> = Progressive Scan Bayer Pattern Read 1 Pattern, Skip 1 Pattern in both directions Figure 10. Bayer Space Sub-sampling Example #### 6.0 Frame Rate and Integration Time Control In addition to the minimum time required to readout the selected resolution and WOI, the user has the ability to control the frame rates while operating in either Continuous Frame Rolling Shutter capture mode (CFRS) and Single Frame Rolling Shutter (SFRS). The **frame rate** can be defined as the time required to readout an entire frame of data plus the required boundary timing. This is done by varying the size of a number of parameters identified in later sections, the main one being the Virtual Frame surrounding the WOI. Please refer to Figure 11 for a pictorial description of the Virtual Frame and its relationship to the WOI Figure 11. Virtual Frame Definition # 6.1 CFRS Frame Time/Rate: In Continuous Frame Rolling Shutter capture mode, the Frame time is completely defined by the size of the Virtual Frame and can be expressed as: Frame Time = $$T_{frame} = (vrd_d + 1) * T_{row}$$ where **vrd**<sub>d</sub> defines the number of rows in the virtual frame. The user controls vrd<sub>d</sub> via the Virtual Frame Row Depth registers (Table 42 on page 55 and Table 43 on page 55). Frame Rate = (Frame time)<sup>-1</sup> #### 6.2 Integration Time in CFRS mode: In Continuous Frame Rolling Shutter capture mode, the Integration time is defined as: where **cint**<sub>d</sub> is the number of virtual row times desired for integration time. Therefore, the integration time in CFRS mode can be adjusted in steps of virtual frame row times. The user controls **cint**<sub>d</sub> via the Integration Time MSB Register, (Table 40), on page 54 and Integration Time LSB Register, (Table 41), on page 55. Row Time (T<sub>row</sub>) is the length of time required to read one row of the virtual frame and can be defined as: $$T_{row} = (vcw_d + shs_d + shr_d + 19) * MCLK_{period}$$ where $vcw_d$ defines the number of columns in the virtual frame and $shs_d$ and $shr_d$ are internal timing control registers. The user controls **vcw<sub>d</sub>** via the CFRS Virtual Frame Column Width registers (Table 44 on page 56 and Table 45 on page 56). The user controls the **shs<sub>d</sub>** and **shr<sub>d</sub>** values via the Internal Timing Control Register 1 (shs time definition); Table 50 and Table 51, "Internal Timing Control Register 2 (shr time definition)," on page 60. NOTE!! In Continuous Frame Rolling Shutter (CFRS) capture mode, the Integration time upper limit is bounded by the Frame time (see "CFRS Frame Time/Rate:" on page 13). i.e.. $T_{int} < T_{frame}$ Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA # SEMICONDUCTOR TECHNICAL DATA #### 6.3 SFRS Frame Time/Rate: In Single Frame Rolling Shutter capture mode the Frame time is defined as: # Frame time = T<sub>frame</sub>= Integration time+Readout time Readout time is the amount of time to readout the data after integration of the row has been completed. It is defined as follows: # Readout time = $(vrd_d + 1) * T_{row}$ where $\mathbf{vrd_d}$ defines the number of rows in the virtual frame. The user controls $\mathbf{vrd_d}$ via the CFRS Virtual Frame Row Depth registers (Table 42 on page 55 and Table 43 on page 55). $$T_{row} = (vcw_d + shs_d + shr_d + 19) * MCLK_{period}$$ For **Integration time** see "Integration Time in SFRS mode" on page 14 # 6.3.1 Integration Time in SFRS mode The Integration time in Single Frame Rolling Shutter capture mode is the same as in Rolling Shutter Capture Mode. For further information, see "Integration Time in CFRS mode:" on page 13. The only difference is that in this mode the Integration time is NOT bounded by the Frame time # 6.4 Example of Frame time/rate and Integration Time in CFRS and SFRS modes The following illustrates how to determine the Frame time/rate and Integration time in both capture modes: ## **Assumptions:** 1) Active Window of Interest = 1280 x 1024 $$(wrd_d) = 1023$$ - 2) Virtual Column Width (vcwd)=1290 - 3) Virtual Row Depth (vrda) = 1034 - 4) Sample & hold time (shs<sub>d</sub>) = 10 - 5) Sample & hold time (shr<sub>d</sub>) = 10 - 6) Integration Time (cint<sub>d</sub>)= 350 - 7) MCLK = 13.5 Mhz NOTE!! vcw<sub>d</sub> and cint<sub>d</sub> are typically varied frame to frame #### **Calculations:** Row Time =Trow = (vcwd + shsd + shrd + 19) = $$(1290 + 10 + 10 + 19) / 13.5e6$$ = $98.44 \mu s$ $$\sqrt{f}_{\text{frame}} = (1034 + 1)^* 98.44$$ = 101.34 ms #### **Results** | Capture Mode | T <sub>int</sub> | T <sub>frame</sub> | |--------------|------------------|--------------------| | CFRS | 34.5ms | 101.34 ms | | SFRS | 34.5ms | 135.84ms | NOTE!! CFRS Integration time = 34.5ms because: $$T_{int} < T_{frame} = (vrd_d + 1) * T_{row}$$ (see "Integration Time in CFRS mode:" on page 13) ### 7.0 Analog Signal Processing Chain Overview The MCM20027's analog signal processing (ASP) chain incorporates Correlated Double Sampling (CDS), Frame Rate Clamp (FRC), two Digitally Programmable Gain Amplifiers (DPGA), Offset Correction (DOVA), and a 10-bit Analog to Digital Converter (ADC). To see a pictorial depiction of this chain refer to "Specifications" on page 2 # 7.1 Correlated Double Sampling (CDS) The uncertainty associated with the reset action of a capacitive node results in a reset noise which is equal to kTC; C being the capacitance of the node, T the temperature and k the Boltzmann constant. A common way of eliminating this noise source in all image sensors is to use Correlated Double Sampling. The output signal is sampled twice, once for its reset (reference) level and once for the actual video signal. These values are sampled and held while a difference amplifier subtracts the reference level from the signal output. Double sampling of the signal eliminates correlated noise sources (see ."Conceptual block diagram of CDS implementation." on page 15) Figure 12. Conceptual block diagram of CDS implementation. ### 7.2 Frame Rate Clamp (FRC) The FRC (Figure 13) is designed to provide a feed forward dark level subtract reference level measurement. In the automatic FRC mode, the optical black level reference is re-established each time the image sensor begins a new frame. The MCM20027 uses optical black (dark) pixels to aid in establishing this reference. Figure 13. FRC Conceptual Block Diagram On the MCM20027, dark pixel input signals should be sampled for a minimum of 137µs to allow the two 0.1µF capacitors at the CLRCA and CLRCB pins sufficient time to charge for 10-bit accuracy. This guarantees that the FRC's "droop" will be maintained at <750 μV, thus assuring the specified ADC 10-bit accuracy at +0.5 LSB. Therefore, at maximum operational frequency (13.5 MHz), the imager would require a number of frames to establish the dark pixel reference for subsequent active pixel processing. The dark pixel sample period is automatically controlled internally and it is set to skip the first 3 dark rows and then sample the next 2 dark rows. When "dark clamping" is active, each dark pixel is processed and held to establish pixel reference level at the CLRCA and CLRCB pins. During this period, the FRC's differential outputs (V+ and V- on the Diff Amp, Figure 13) are clamped to V<sub>cm</sub>. Together, these actions help to eliminate the dark level offset, simultaneously establishing the desired zero code at the ADC output. Care should be exercised in choosing the capacitors for the CLRCA, B pins to reflect different frame rates. The user can disable this function via the FRC Definition Register; Table 54 and the Power Configuration Register, (Table 19), on page 41 (Check this - should be referring o FRC clamp ON/OFF) which will allow the ASP chain to drift in offset Per-Column Digital Offset Voltage Adjust (DOVA), and controls the number of rows to clamp on. Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA #### 7.3 Programmable Per-Column Offset A programmable per-column offset adjustment is available on the MCM20027. In order to reduce the risk and have the ability to cover any mode of repetitive column Fixed Pattern Noise (FPN), there exists 64 registers that can be programmed with a DC offset that is added to all columns. (Mod64 Column Offset registers; Table 27). Each register is 6 bits, (5 bits plus 1 sign bit), providing+/-32 register values. The DC register values is added to each of the 64 columns registers to provide the total offset value. This set of 64 values is then repeatedly applied to each bank of 64 in the sensor via the column DOVA stage of the ASP chain. The Column DOVA DC Register; Table 26, is used to set the initial offset of the pixel output in a range that will facilitate per-column offset data generation for varying operational conditions. In most operational scenarios, this register can be left in its default state of 00<sub>h</sub>. This is a pre-image processing gain in comparison to the Global DOVA Register (see section )which is a post image processing chain gain (pre A2D gain) # 7.4 Digitally Programmable Gain Amplifiers (DPGA) for White Balance and Exposure Gain Two DPGAs are available in the analog signal processing chain. These are used to perform white balance and exposure gain functions. ## 7.4.1 White Balance Control PGA The sensor produces three primary color outputs, Red, Green and Blue. These are monochrome signals that represent luminance values in each of the primary colors. When added in equal amounts they mix to make neutral color. White balancing is a technique where the gain coefficients of the green(0), red, blue, and green(3) pixels comprising the Bayer pattern (see Figure 14.) are set so as to equalize their outputs for neutral color scenes. Since the sensitivity of the two green pixels in the Bayer pattern may not be equal, an individual color gain register is provided for each component of the Bayer pattern. Once all color gain registers are loaded with the desired gain coefficients, according to which gain mode (see "Gain Modes" on page 1) has been set, white balance is then achieved in real time and in analog space. These gain coefficient values are then selected and applied to the pixel output via a high speed path, the delay of which is much shorter than the pixel clock rate. Real time updates can be performed to any of the gain registers. However, latency associated with the I<sup>2</sup>C interface should be taken into consideration before changes occur. In most applications, users will be able to assign predefined settings such as daylight, fluorescent, tung- sten, and halogen to cover a wide gamut of illumination conditions. Both DPGA designs use switched capacitors to minimize accumulated offset and improve measurement accuracy and dynamic range. The white balance gain registers are 6-bits and can be programmed to allow gain of 0.696x to 2.74x in varying steps. The user programs the individual gain coefficients into the MCM20027 via the Color Gain Registers (Table 8 through Table 11). For the default Bayer configuration of the color filter array; Figure 4, the Color Gain Register addresses are as follows: Reg (00h): green pixel of a green-red row; Reg (01h): red pixel; Reg (02h): blue pixel; and Reg (03h): green pixel of a blue-green row. The MCM20027 is presently available with only a Bayer CFA, however, it is designed to support other novel color configurations. This is accomplished via the Color Tile Configuration Register, (Table 12), on page 37 and the Color Tile Row Definition registers (Table 13 through Table 16). Figure 14. Color Gain Register Selection #### 7.4.2 Exposure Global Gain PGA The global gain DPGA provides a 0.67x to 7.5x (approx) programmable gain adjustment for dynamic range. The gain of the amplifier is linearly programmable using a six bit gain coefficients on 2 6-bit PGA gain registers in varying steps depending on which exposure gain mode it is set at i.e. RAW or LIN or LIN2 (PGA Gain Mode, (Table 25), on page 45). The user programs the global gain via the Exposure PGA Global Gain Register A, (Table 23), on page 44. #### 7.4.3 Gain Modes There exists different gain modes that are available when the sensor is performing White Balance and Exposure gain. The Gain mode utilized for White balance and Exposure gain can be selected by the user writing different values to the register described in Table 25, "PGA Gain Mode," on page 45. There are two different Gain modes for White Balance and there are three different Gain modes for the Exposure gain refer to White Balance Gain modes and Gain Formulas; Table 3 and Exposure Gain modes and Gain Formulas; Table 4 for more info. | Register<br>No | Register Name | Variable | Gain<br>Modes | Gain<br>Steps | Gain Formula | Gain<br>Range | |----------------|--------------------|--------------------|---------------|---------------|----------------------------------------|---------------| | 00h | DPGA Color 1 Gain | cg1 | RAW | 0-32 | 0.6956 + (0.02174* eg1 <sub>d</sub> ) | 0.69-1.39 | | | Register; Table 8 | | | 33-63 | 1.391+ (0.0434* (cg1 <sub>d</sub> -32) | 1.39-2.74 | | | | | LINEAR | 0-47 | 0.6956 +(0.0434 x cg1 <sub>d</sub> ) | 0.69-2.74 | | 01h | DPGA Color 2 Gain | cg2 | RAW | 0-32 | 0.6956 + (0.02174* cg2 <sub>d</sub> ) | 0.69-1.39 | | | Register; Table 9 | bie 9 | | 33-63 | 1.391+ (0.0434* (cg2 <sub>d</sub> -32) | 1.39-2.74 | | | | | LINEAR | 0-47 | 0.6956 +(0.0434 x cg2 <sub>d</sub> ) | 0.69-2.74 | | 02h | DPGA Color 3 Gain | cg3 | RAW | 0-32 | 0,6956 + (0.02174* cg3 <sub>d</sub> ) | 0.69-1.39 | | | Register; Table 10 | | | 33-63 | 1.391+ (0.0434* (cg3 <sub>d</sub> -32) | 1.39-2.74 | | | | | LINEAR | 0-47 | 0.6956 +(0.0434 x cg3 <sub>d</sub> ) | 0.69-2.74 | | 03h | DPGA Color 4 Gain | cg4 | RAW | 0-32 | 0.6956 + (0.02174* cg4 <sub>d</sub> ) | 0.69-1.39 | | | Register; Table 11 | Register; Table 11 | | 33-63 | 1.391+ (0.0434* (cg4 <sub>d</sub> -32) | 1.39-2.74 | | | | | LINEAR | 0-47 | 0.6956 +(0.0434 x cg4 <sub>d</sub> ) | 0.69-2.74 | Table 3. White Balance Gain modes and Gain Formulas Red Pixel Data DPGA Color 1 Gain Register Blue Pixel Data DPGA Color 3 Gain Register DPGA Color 4 Gain Register NOTE!! The Diagrams above illustrates how the Color Gain Registers apply the gain onto each individual color pixel data: Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA | Register<br>No | Register Name | Variable | Gain<br>Modes | Gain<br>Steps | Gain Formula | Gain<br>Range | |----------------|------------------------------|----------|---------------|---------------|----------------------------------------|---------------| | 10h | Exposure PGA Global | gg1 | RAW | 0-32 | 0.6956 + (0.02174* gg1 <sub>d</sub> ) | 0.69-1.39 | | | Gain Register A; Table<br>23 | | | 33-63 | 1.391+ (0.0434* (691 <sub>d</sub> -32) | 1.39-2.74 | | | | | LINEAR | 0-47 | 0.6956 +(0.0434 x gg1 <sub>d</sub> ) | 0.69-2.74 | | | | | LINEAR 2 | 0-67 | 0.6956 + (0.0434 * gg2 <sub>d</sub> ) | 0.69-3.60 | | 21h | Exposure PGA Global | gg2 | RAW | 0-32 | 0.6956 + (0.02174* cg2 <sub>d</sub> ) | 0.69-1.39 | | | Gain Register B; Table<br>24 | | | 33-63 | 1.391+(0.0434* (cg2 <sub>d</sub> -32) | 1.39-2.74 | | | | | LINEAR | 0-47 | 0.6956 +(0.0434 x cg2 <sub>d</sub> ) | 0.69-2.74 | | | | | LINEAR 2 | 0-67 | 0.6956 + (0.0434 * gg2 <sub>d</sub> ) | 0.69-3.60 | Table 4. Exposure Gain modes and Gain Formulas The Diagram below illustrates how the Exposure Gain Registers apply the gain onto the pixel data: # SEMICONDUCTOR TECHNICAL DATA ## 7.5 Global Digital Offset Voltage Adjust (DOVA) A programmable global offset adjustment is available on the MCM20027. A user defined offset value is loaded via a 6-bit signed magnitude programming code via the Global DOVA Register, (Table 28), on page 47. Offset correction allows fine-tuning of the signal to remove any additional residual error which may have accumulated in the analog signal path. This function is performed directly before analog to digital conversion and introduces a fixed gain of 2.0X. This feature is useful in applications that need to insert a desired offset to adjust for a known system noise floor relative to AVSS and offsets of amplifiers in the analog chain. ## 7.6 Analog to Digital Converter (ADC) The ADC is a fully differential, low power circuit. A pipelined, Redundant Signed Digit (RSD) algorithmic technique is used to yield an ADC with superior characteristics for imaging applications. Integral Noise Linearity (INL) and Differential Noise Linearity (DNL) performance is specified at +1.0 and +0.5. respectively, with no missing codes. The input voltage resolution is 2.44 mV with a full-scale 2.5 V pp input (2.5 V<sub>pp</sub>/2<sup>10</sup>). The input dynamic range of the ADC is programmed via a Programmable Voltage Reference Generator. The positive reference voltage (VREFP) and negative reference voltages (XREFM) can be programmed from 2.5V to 1.25V and 0V to 1.25V respectively in steps of 5mV via the Reference Voltage Registers (Table 17 and Table 18). This feature is used independently or in conjunction with the DPGAs to maximize the system dynamic range based on incident illumination. The default input range for the ADC is 1.9V for VREFP and 0.6V for VREFM hence allowing a 10 bit digitization of a 1/3/ peak to peak signal. Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA # SEMICONDUCTOR TECHNICAL DATA # 8.0 Sensor External Controls (Additional Operational Conditions) The MCM20027 includes initialization, standby modes, and external reference voltage outputs to afford the user additional applications flexibility. #### 8.1 Initialization The INIT input pin (#42) controls reinitialization of the MCM20027. This serves to assure controlled chip and system startup. Control is asserted via a logic high input. (i.e.. Asserting a Logic high "1" initializes all the Registers, while asserting a Logic low "0" returns the sensor to normal operation). This state must be held a minimum of 1 ms and a 1 ms "wait period" should be allowed before chip processing to ensure that the start-up routines within the MCM20027 have run to completion, and to guarantee that all holding and bypass capacitors, etc. have achieved their required steady state values. Tasks which are accomplished during startup include: reset of the utility programming registers and initialization to their default values (please refer to previous section for settings), reset of all internal counters and latches, and setup of the analog signal processing chain. Another method of saving power consumption is to applying an active high signal to the INIT pin (#42) but Note - Doing this will also cause initialization of the chip # 8.2 Standby Mode The standby mode option is implemented to allow the user to reduce system power consumption during periods which do not require operation of the MCM20027. This feature allows the user to extend battery life in low power applications. By utilizing this mode, the user may reduce dynamic power consumption from 250mW RMS nominal @13.5MHz to ≤100 µW in the standby mode. The standby mode is activated by writing a "1" to bit 0 of "Power Configuration Register" on page 41. Writing a "0" restores normal operation. #### 8.3 Tristate Mode The sensors HCLK, SOF, VCLK, SYNC and STROBE output signals as well as the pixel output data can be tristated via the Tristate Control Register, (Table 21), on page 42. # 8.4 References CVREFP, CVREFM The MCM20027 contains all internally generated references and biases on-chip for system simplification. An internally generated differential bandgap regulator derives all the ADC and other analog signal processing required references. The user should connect $0.1\mu F$ capacitors to the CVREFP and CVREFM pins (#15 and #14 respectively) to accurately hold the biases. # 8.5 Common Mode References: VAG, VAGREF and VAGRETURN The MCM20027 holds the Common Mode Reference Voltages on the chip to a stable value. In order to achieve this stable value, the VAG (pin #16), VAGREF(pin #18) and VAGRETURN (pin #17) have to be connected to two 0.1µF capacitors in the manner described in the diagram below: # SEMICONDUCTOR TECHNICAL DATA # **8.6 Internal Bias Current Control** The ASP chain has internally generated bias currents that result in an operating power consumption of nearly 400mW approx. (Accurate value will be given upon sensor testing). By attaching a resistor between pin 20, EXTRES; and Pin19, the user can reduce the power consumption of the device. This feature is enabled by writing a 1<sub>b</sub> to bit **res** of the Power Configuration Register. Additional power savings can be achieved at lower clock rates. Note - The External Bias resistor Input pin (EXTRESP - pin #20) should be connected to the ETRESRTN (pin#19) in the manner described in the diagram below. ## 9.0 Sensor Output/Input Signals # 9.1 Start Of Data Capture (SYNC) This signal is utilized by the sensor to indicate the start of integration (data capture) in Single Frame Rolling Shutter capture mode (SFRS). For more info refer to Figure 15, on page 22, Figure 8, on page 12 and Figure 16, on page 24. This signal can be generated internally by the sensor or be driven via Pin # 46 of the sensor (see Figure 20, on page 67). To set whether the signal is generated internally or externally, as well as other settings to this signal, refer to Sync and Strobe Control register, (Table 31), on page 50. # 9.2 Start Of Row Readout (SOF) This signal triggers/indicates the start of Row Readout of the frame. This signal is an Output and can be read via Pin # 48 of the sensor (see Figure 20, on page 67). The SOF signal delay as well as its length can be set by the user via SOF Delay Register, (Table 46), on page 57 and SOF & VCLK Signal Length Control Register, (Table 48), on page 57. For timing diagrams depicting the use of the SOF signal refer to Figure 15, on page 22, Figure 6, on page 11, Figure 7, on page 12. Figure 8, on page 12 and Figure 16, on page 24. ## 9.3 Horizontal Data SYNC (VCLK) This signal triggers the Readout of the sequential rows of the frame. This signal is an Output and can be read via Pin # 44 of the sensor (see Figure 20, on page 67). The VCLK signal delay in relation to SOF, as well as its length can be set by the user via VCLK Delay Register, (Table 47), on page 57 and SOF & VCLK Signal Length Control Register, (Table 48), on page 57. For timing diagrams depicting the use of the VCLK signal refer to Figure 15, on page 22, Figure 6, on page 11) Figure 7, on page 12, Figure 8, on page 12 and Figure 16, on page 24. # 9.4 Data Valid (HCLK) This signal triggers/indicates a single active pixel data has been readout (eg Column 5 of Row 10 data has been read out). This signal is an Output and can be read via Pin # 45 of the sensor (see Figure 20, on page 67). The HCLK signal delay can be set by the user via HCLK Delay Register, (Table 52), on page 60. For timing diagrams depicting the use of the HCLK signal refer to Figure 15, on page 22, Figure 6, on page 11, Figure 7, on page 12 and Figure 8, on page 12. Figure 15. Pixel Data Bus linterface Timing Specifications (see Table Below) # PIXEL DATA BUS INTERFACE TIMING SPECIFICATIONS (see Figure 15) | Symbol | Characteristic | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------------|-----|--------|------|------| | f <sub>max</sub> | MCLK maximum frequency | 1 | 11.5 | 13.5 | MHz | | t <sub>hsync</sub> | SYNC hold time w.r.t MCLK | 3.5 | - | 9 | ns | | t <sub>susync</sub> | SYNC setup time w.r.t MCLK | 3.0 | - | 8.5 | ns | | t <sub>dsof</sub> | MCLK to SOF delay time | 8 | 13 | 21.5 | ns | | t <sub>dvclk</sub> | MCLK to VCLK delay time | 8.5 | 13.5 | 22 | ns | | t <sub>drhclk</sub> | Rising edge of MCLK to rising edge of HCLK delay time | 7.5 | 13 ( | 22 | ns | | t <sub>dfhclk</sub> | Falling edge of MCLK to falling edge of HCLK delay time | 3 | 5 | 10.5 | ns | | t <sub>dadc</sub> | MCLK to ADC[9:0] delay time | 8 | //3 | 21.5 | ns | | t <sub>strobe</sub> | MCLK to STROBE delay time | 8 | ( 13 ) | 21.5 | ns | | | • | • | | | • | # 9.5 Strobe Signal The Strobe signal is a output pin on the MCM20027 sensor that can be used to activate 'Flash/Strobe illumination modules". It can be activated by writing a "1" to bit 3 of "Sync and Strobe Control register" on page 50 while in SFRS mode. When activated, the Strobe signal goes high (Active) when all Rows are Integrating simultaneously, and ends one Row period ( $T_{row}$ ) before the last Row begins to Integrate. (see 3"Frame Rate and Integration Time Control" on page 13). The start of the strobe signal can also be set by the user. In default mode, when the strobe is activated, the signal fires 2 Row Periods ( $T_{row}$ ) before the first Row begins to Readout and last for a length of 1 $T_{row}$ . A sample timing diagram for the Strobe signal can be seen in Figure 16, on page 24: Figure 16. Strobe Timing Diagram in SFRS capture mode # SEMICONDUCTOR TECHNICAL DATA To ensure that Strobe signal fires, the integration time must be large enough to ensure that all rows are integrating simulanteously for at least 2 Row periods ( $T_{row}$ ) (see "Frame Rate and Integration Time Control" on page 13) where $$T_{row} = (vcw_d + shs_d + shr_d + 19)$$ To accomplish this - ensure that the Integration time $(cint_d)$ greater than 2 Row periods $(T_{row})$ larger than the active Window of Interest Row depth. Min. Integration time $$=T_{intmin}=(cint_{min}+1)*T_{row}$$ $$cint_{min}=wrd_d+x$$ where $x > 2$ where wrdd is the Window Of Interest Row depth. $$T_{\text{strobe1}} = T_{\text{row}}$$ $$T_{\text{strobe2}} = T_{\text{intmin}} - (\text{wrd}_{d} + 1) * T_{\text{row}}$$ **EXAMPLE:** Below you will find an example of how to ensure that the strobe signal will fire and to determine the length of the STROBE signal in default mode: (Refer to Figure 16, on page 24 for timing analysis) # Goal (For example purpose): Strobe Signal that lasts for at least 250us, which is the length of a typical strobe/flash event. #### **Assumptions:** 1) Active Window of Interest 1280 x 1024 $$(wrd_d) = 1023$$ - 2) Virtual Column Width (vcwd)= 1290 - 3) Virtual Row Depth (vrd<sub>d</sub>) = 1034 - 4) Sample & hold time $(shs_d) = 10$ - 5) Sample & hold time $(\mathbf{shr_d}) = 10$ - 6) MCLK = 13 Mhz #### Variables: Integration Time $(cint_{min})$ is the main variable used to control the time of the Strobe signals. # **Calculations:** Row Time = Trow = $$(vcwd + shsd + shrd + 19)$$ = $(1290 + 10 + 10 + 19) / 13.5e6$ = $98.440s$ $$cint_{min}=wrd_d+x$$ where $x > 2$ Let $$cint_{min} \neq wrd_d + x$$ where $x > 2$ $$= 1023 + 4 = 1029$$ where x=4 Therefore, $$T_{intmin} = 101.39$$ $$= 3 * T_{row}$$ $$= 295us$$ # Results: | Signal | Value | |----------------------|-------| | T <sub>row</sub> | 98us | | T <sub>int</sub> | 101ms | | T <sub>strobe1</sub> | 98us | | T <sub>strobe2</sub> | 295us | | T <sub>frame</sub> | 202ms | NOTE!! Refer to Figure 16, on page 24 for timing analysis # SEMICONDUCTOR TECHNICAL DATA #### 10.0 I<sup>2</sup>C Serial Interface The $I^2C$ is an industry standard which is also compatible with the Motorola bus (called M-Bus) that is available on many microprocessor products. The $I^2C$ contains a serial two-wire half-duplex interface that features bidirectional operation, master or slave modes, and multimaster environment support. The clock frequency on the system is governed by the slowest device on the board. The SDATA and SCLK are the bidirectional data and clock pins, respectively. These pins are open drain and will require a pull-up resistor to VDD of 1.5 k $\Omega$ to 10 k $\Omega$ (see page 66). The I<sup>2</sup>C is used to write the required user system data into the Program Control Registers in the MCM20027. The I<sup>2</sup>C bus can also read the data in the Program Control Register for verification or test considerations. The MCM20027 is a slave only device that supports a maximum clock rate (SCLK) of 100 kHz while reading or writing only one register address per I<sup>2</sup>C start/stop cycle. The following sections will be limited to the methods for writing and reading data into the MCM20027 register. For a complete reference to I<sup>2</sup>C, see "The I<sup>2</sup>C Bus from Theory to Practice" by Dominique Paret and Carll-Fenger, published by John Wiley & Sons, ISBN 0471962686. # 10.1 MCM20027 I<sup>2</sup>C Bus Protocol The MCM20027 uses the I<sup>2</sup>C bus to write or read one register byte per start/stop I<sup>2</sup>C cycle as shown in Figure 17 and Figure 18. These figures will be used to describe the various parts of the I<sup>2</sup>C protocol communications as it applies to the MCM20027. MCM20027 I2C bus communication is basically composed of following parts: START signal, MCM20027 slave address (0110011 $_{\rm b}$ ) transmission followed by a R/ $\overline{\rm W}$ bit, an acknowledgment signal from the slave, 8 bit data transfer followed by another acknowledgment signal, STOP signal, Repeated START signal, and clock synchronization. #### 10.2 START Signal When the bus is free, i.e. no master device is engaging the bus (both SCLK and SDATA lines are at logical "1"), a master may initiate communication by sending a START signal. As shown in Figure 17, a START signal is defined as a high-to-low transition of SDATA while SCLK is high. This signal denotes the beginning of a new data transfer and wakes up all the slaves on the bus. #### 10.3 Slave Address Transmission The first byte of a data transfer, immediately after the START signal, is the slave address transmitted by the master. This is a 7-bit calling address followed by a R/W bit. The seven-bit address for the MCM20027, starting with the MSB (AD7) is 0110011<sub>b</sub>. The transmitted calling address on the SDATA line may only be changed while SCLK is low as shown in Figure 17. The data on the SDATA line is valid on the High to Low signal transition on the SCLK line. The R/W bit following the 7-bit tells the slave the desired direction of data transfer: - 1 = Read transfer, the slave transitions to a slave transmitter and sends the data to the master - 0 = Write transfer, the master transmits data to the slave # 10.4 Acknowledgment Only the slave with a calling address that matches the one transmitted by the master will respond by sending back an acknowledge bit. This is done by pulling the SDATA line low at the 9th clock (see Figure 17). If a transmitted slave address is acknowledged, successful slave addressing is said to have been achieved. No two slaves in the system may have the same address. The MCM20027 is configured to be a slave only. # 10.5 Data Transfer Once successful slave addressing is achieved, data transfer can proceed between the master and the selected slave in a direction specified by the R/W bit sent by the calling master. Note that for the first byte after a start signal (in Figure 17 and Figure 18), the R/W bit is always a "0" designating a write transfer. This is required since the next data transfer will contain the register address to be read or written. All transfers that come after a calling address cycle are referred to as data transfers, even if they carry sub-address information for the slave device. Each data byte is 8 bits long. Data may be changed only while SCLK is low and must be held stable while SCLK is high as shown in Figure 17. There is one clock pulse on SCLK for each data bit, the MSB being transferred first. Each data byte has to be followed by an acknowledge bit, which is signalled from the receiving device by pulling the SDATA low at the ninth clock. So one complete data byte transfer needs nine clock pulses. If the slave receiver does not acknowledge the master, the SDATA line must be left high by the slave. The master can then generate a stop signal to abort the data transfer or a start signal (repeated start) to commence a new calling. # SEMICONDUCTOR TECHNICAL DATA If the master receiver does not acknowledge the slave transmitter after a byte transmission, it means 'end of data' to the slave, so the slave releases the SDATA line for the master to generate STOP or START signal. #### 10.6 Stop Signal The master can terminate the communication by generating a STOP signal to free the bus. However, the master may generate a START signal followed by a calling command without generating a STOP signal first. This is called a Repeated START. A STOP signal is defined as a low-to-high transition of SDATA while SCLK is at logical "1" (see Figure 17). The master can generate a STOP even if the slave has generated an acknowledge bit at which point the slave must release the bus. # 10.7 Repeated START Signal A Repeated START signal is a START signal generated without first generating a STOP signal to terminate the communication. This is used by the master to communicate with another slave or with the same slave in a different mode (transmit/receive mode) without releasing the bus. As shown in Figure 18, a Repeated START signal is being used during the read cycle and to redirect the data transfer from a write cycle (master transmits the register address to the slave) to a read cycle (slave transmits the data from the designated register to the slave). Figure 17. WRITE Cycle using I<sup>2</sup>C Bus # 10.8 I<sup>2</sup>C Bus Clocking and Synchronization Open drain outputs are used on the SCLK outputs of all master and slave devices so that the clock can be synchronized and stretched using wire-AND logic. This means that the slowest device will keep the bus from going faster than it is capable of receiving or transmitting data. After the master has driven SCLK from High to Low, all the slaves drive SCLK Low for the required period that is needed by each slave device and then releases the SCLK bus. If the slave SCLK Low period is greater than the master SCLK Low period, the resulting SCLK bus signal Low period is stretched. Therefore, synchronized clocking occurs since the SCLK is held low by the device with the longest Low period. Also, this method can be used by the slaves to slow down the bit rate of a transfer. The master controls the length of time that the SCLK line is in the High state. The data on the SDATline is valid when the master switches the SCLK line from a High to a Low. Slave devices may hold the SCLK low after completion of one byte transfer (9 bits). In such case, it halts the bus clock and forces the master clock into wait states until the slave releases the SCLK line. # 10.9 Register Write Writing the MCM20027 registers is accomplished with the following I<sup>2</sup>C transactions (see Figure 17): - Master transmits a START - Master transmits the MCM20027 Slave Calling Address with "WRITE" indicated (BYTE=66<sub>h</sub>, 102<sub>d</sub>, 01100110<sub>h</sub>) - MCM20027 slave sends acknowledgment by forcing the SDATA Low during the 9th clock, if the Calling Address was received - Master transmits the MCM20027 Register Address - MCM20027 slave sends acknowledgment by forcing the SDATA Low during the 9th clock after receiving the Register Address - Master transmits the data to be written into the register at the previously received Register Address - MCM20027 slave sends acknowledgment by forcing the SDATA Low during the 9th clock after receiving the data to be written into the Register Address - Master transmits STOP to end the write cycle # 10.10 Register Read Reading the MCM20027 registers is accomplished with the following I<sup>2</sup>C transactions (see Figure 18): - Master transmits a START - Master transmits the MCM20027 Slave Calling Address with "WRITE" indicated (BYTE=66h, 102d, 01100110b) - MCM20027 slave sends acknowledgment by forcing the SData Low during the 9th clock, if the Calling Address was received - Master transmits the MCM20027 Register Address - MCM20027 slave sends acknowledgment by forcing the SData Low during the 9th clock after receiving the Register Address - Master transmits a Repeated START - Master transmits the MCM20027 Slave Calling Address with "READ" indicated (BYTE = 67<sub>h</sub>, 103<sub>d</sub>, 01100111<sub>b</sub>) - MCM20027 stave sends acknowledgment by forcing the SDATA Low during the 9th clock, if the Calling Address was received - At this point, the MCM20027 transitions from a "Slave-Receiver" to a "Slave-Transmitter" - MCM20027 sends the SCLK and the Register Data contained in the Register Address that was previ- ously received from the master; MCM20027 transitions to slave-receiver - Master does not send an acknowledgment (NAK) - Master transmits STOP to end the read cycle Figure 18. READ Cycle using I<sup>2</sup>C Bus | | I <sup>2</sup> C SERIAL INTERFACE <sup>6</sup> TIMING SPECIFICATIONS (see Figure 19) | | | | | | |------------------|--------------------------------------------------------------------------------------|-------|------|--------------------------------|--|--| | Symbol | Characteristic | Min | Max | Unit | | | | f <sub>max</sub> | SCLK maximum frequency | 50 | 400 | KHz | | | | M1 | Start condition SCLK hold time | 4 | | T <sub>MCLK</sub> <sup>7</sup> | | | | M2 | SCLK low period | 8 | | T <sub>MCLK</sub> | | | | M3 | SCLK/SDATA rise time [from $V_{IL} = (0.2)*VDD$ to $V_{IH} = (.8)*VDD$ ] | - | /3 | μs <sup>8</sup> | | | | M4 | SDATA hold time | 4 | · | T <sub>MCLK</sub> <sup>7</sup> | | | | M5 | SCLK/SDATA fall time (from Vh = 2.4V to VI = 0.5V) | - | .3 | μs <sup>8</sup> | | | | M6 | SCLK high period | 4 | | T <sub>MCLK</sub> | | | | M7 | SDATA setup time | 4 | - | T <sub>MCLK</sub> <sup>7</sup> | | | | M8 | Start / Repeated Start condition SCLK setup time | 4 | )) - | T <sub>MCLK</sub> | | | | M9 | Stop condition SCLK setup time | 4 | - | T <sub>MCLK</sub> | | | | C <sub>I</sub> | Capacitive for each I/O pin | - | 10 | pF | | | | Cbus | Capacitive bus load for SCLK and SDATA | - | 200 | pF | | | | Rp | Pull-up Resistor on SCLK and SDATA | 1.5 🔷 | 10 | kΩ <sup>9</sup> | | | <sup>6</sup> I<sup>2</sup>C is a proprietary Phillips interface bus 7 The unit T<sub>MCLK</sub> is the period of the input master clock; The frequency of MCLK is assumed 13.5 MHz 8 The capacitive load is 200 pF 9 A pull-up resistor to VDD is required on each of the SCLK and SDATA lines; for a maximum bus capacitive load of 200 pf, the minimum value of Rp should be selected in order to meet specifications Figure 19. I<sup>2</sup>C SERIAL INTERFACE<sup>6</sup> TIMING SPECIFICATIONS # 11.0 Suggested Software Register Programming Reference There are number of registers whose default values we have been changed to make the sensor operational with a Digital Still Camera. The registers, there suggested new values (changes) and reason for there change are detailed in Suggested Register Default Value Changes, (Table 5), on page 31 NOTE!! These are only suggested value changes. Depending on the application, there might exist more or less registers whose default values require modifications. | | + | | | | |------------------------|----------------------------------------------------------------------------|------------------------|------------------------|-------------------------------------------------------------------------------------------------------------| | Register<br>No | Register Name | Default<br>Values | New<br>Values | Comment | | oC <sub>h</sub> | Power Configuration<br>Register; Table 19 | <b>00</b> <sub>h</sub> | <b>08</b> <sub>h</sub> | Switching External Resistor On for Lower active power consumption | | <b>22</b> <sub>h</sub> | PGA Gain Mode; Table 25 | <b>00</b> <sub>h</sub> | <b>06</b> <sub>h</sub> | White Balance switched from Raw to Linear gain mode . Exposure Gain switched from Raw to Linear 2 gain mode | | <b>23</b> <sub>h</sub> | Global DOVA Register;<br>Table 28 | <b>00</b> <sub>h</sub> | <b>27</b> <sub>h</sub> | Negative Offset for Analog Signal Processing chain | | <b>42</b> <sub>h</sub> | Sync and Strobe Control register; Table 31 | <b>02</b> <sub>h</sub> | <b>00</b> h | Necessary for switch to SFRS capture mode in addition to Capture Mode Control Register | | <b>56</b> <sub>h</sub> | SOF & VCLK Signal<br>Length Control Register;<br>Table 48 | 0E <sub>h</sub> | <b>09</b> <sub>h</sub> | new SOF = 64 MCLKs<br>new VCLK = 8 MCLKs | | 5F <sub>h</sub> | Internal Timing Control<br>Register 1 (shs time defi-<br>nition); Table 50 | 0A <sub>h</sub> | 00 <sub>h</sub> | new shs=64 MCLKs<br>increase sample time to sweep all available<br>charge from pixel | | <b>60</b> <sub>h</sub> | Internal Timing Control<br>Register 2 (shr time defini<br>tion); Table 51 | ØA <sub>h</sub> | <b>00</b> <sub>h</sub> | new shr=64 MCLKs<br>increased reset timesweep all available<br>charge from pixel | Table 5. Suggested Register Default Value Changes Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA # 12.0 MCM20027 Utility Programming Registers # 12.1 Register Reference Map The I<sup>2</sup>C addressing is broken up into groups of 16 and assigned to a specific digital block. The designated block is responsible for driving the internal control bus, when the assigned range of addresses are present on the internal address bus. The grouping designation and assigned range are listed in Table 6. Each block contains registers which are loaded and read by the digital and analog blocks to provide configuration control via the I<sup>2</sup>C serial interface. Table 7 contains all the I<sup>2</sup>C address assignments. The table includes a column indicating whether the register values are shadowed with respect to the sensor inter- | Address Range | Block Name | |-----------------------------------|---------------------------| | 00 <sub>h</sub> - 2F <sub>h</sub> | Analog Register Interface | | 40 <sub>h</sub> - 7F <sub>h</sub> | Sensor Interface | | 80 <sub>h</sub> - BF <sub>h</sub> | Column Offset coeff. | Table 6. I<sup>2</sup>C Address Range Assignments face. If the register is shadowed, the sensor interface will only be updated upon frame boundaries, thereby eliminating intraframe artifacts resulting from register changes. | Hex<br>Address | Register Function | Defa<br>ult | Ref.<br>Table | Shadow ed? | |-----------------|------------------------------------------------------|-----------------|-------------------|------------| | 00 <sub>h</sub> | DPGA Color 1 Gain Register (Green of Green-Red Row) | 0E <sub>h</sub> | Table 8, page 35 | Yes | | 01 <sub>h</sub> | DPGA Color 2 Gain Register (Red) | 0E <sub>h</sub> | Table 9, page 35 | Yes | | 02 <sub>h</sub> | DPGA Color 3 Gain Register (Blue) | 0E <sub>h</sub> | Table 10, page 36 | Yes | | 03 <sub>h</sub> | DPGA Color 4 Gain Register (Green of Blue-Green Row) | 0E <sub>h</sub> | Table 11, page 36 | Yes | | 04 <sub>h</sub> | Unused | | | | | 05 <sub>h</sub> | Color Tile Configuration Register | 05 <sub>h</sub> | Table 12, page 37 | No | | 06 <sub>h</sub> | Color Tile Row 1 Definition Register | 44 <sub>h</sub> | Table 13, page 38 | No | | 07 <sub>h</sub> | Color Tile Row 2 Definition Register | EE <sub>h</sub> | Table 14, page 38 | No | | 08 <sub>h</sub> | Color Tile Row 3 Definition Register | 00 <sub>h</sub> | Table 15, page 39 | No | | 09 <sub>h</sub> | Color Tile Row 4 Definition Register | 00 <sub>h</sub> | Table 16, page 39 | No | | 0A <sub>h</sub> | Negative Voltage Reference Code Register | 76 <sub>h</sub> | Table 17, page 40 | No | | 0B <sub>h</sub> | Positive Voltage Reference Code Register | 80 <sub>h</sub> | Table 18, page 40 | No | | 0C <sub>h</sub> | Power Configuration Register | 00 <sub>h</sub> | Table 19, page 41 | No | | 0D <sub>h</sub> | Factory Use Only | FUO | FUO | FUO | | 0E <sub>h</sub> | Reset Control Register | 00 <sub>h</sub> | Table 20, page 42 | No | | 0F <sub>h</sub> | Device Identification (read only) | 50 <sub>h</sub> | | No | Table 7. I<sup>2</sup>C Address Assignments | Hex<br>Address | Register Function | Defa<br>ult | Ref.<br>Table | Shadow ed? | |-----------------------------------|---------------------------------------------|-----------------|-------------------|-------------| | 10 <sub>h</sub> | Exposure PGA Global Gain Register A | 0E <sub>h</sub> | Table 23, page 44 | Yes | | 11 <sub>h</sub> | Unused | | | | | 12h | Tristate Control Register; Table 21 | 03 <sub>h</sub> | Table 21, page 42 | <b>&gt;</b> | | 13h | Programable Bias Generator Control register | 00 <sub>h</sub> | Table 22 page 43 | <u> </u> | | 14-1F | Unused | | | | | 20 <sub>h</sub> | Column DOVA DC Register | 00 <sub>h</sub> | Table 26, page 46 | No | | 21 <sub>h</sub> | Exposure PGA Global Gain Register B | 0E <sub>h</sub> | Table 24, page 45 | Yes | | 22 <sub>h</sub> | PGA Gain Mode | 00 <sub>h</sub> | Table 25, page 45 | No | | 23 <sub>h</sub> | Global DOVA Register | 00 <sub>h</sub> | Table 28, page 47 | No | | 24 - 3F <sub>h</sub> | Unused | | | | | 40 <sub>h</sub> | Capture Mode Control Register | 2A <sub>h</sub> | Table 29, page 48 | Yes | | 41 <sub>h</sub> | Sub-sample Control Register | 10 <sub>h</sub> | Table 30, page 49 | Yes | | 42 <sub>h</sub> | Sync and Strobe Control register | 02 <sub>h</sub> | Table 31, page 50 | Yes | | 43 <sub>h</sub> - 44 <sub>h</sub> | Unused | | | | | 45 <sub>h</sub> | WOI Row Pointer MSB Register | 00 <sub>h</sub> | Table 32, page 51 | Yes | | 46 <sub>h</sub> | WOI Row Pointer LSB Register | 10 <sub>h</sub> | Table 33, page 51 | Yes | | 47 <sub>h</sub> | WOI Row Depth MSB Register | 03 <sub>h</sub> | Table 34, page 51 | Yes | | 48 <sub>h</sub> | WOI Row Depth LSB Register | FF <sub>h</sub> | Table 35, page 52 | Yes | | 49 <sub>h</sub> | WOI Column Pointer MSB Register | 00 <sub>h</sub> | Table 36, page 52 | Yes | | 4A <sub>h</sub> | WOI Column Pointer LSB Register | 08 <sub>h</sub> | Table 37, page 53 | Yes | | 4B <sub>h</sub> | WOI Column Width MSB Register | 04 <sub>h</sub> | Table 38, page 53 | Yes | | 4C <sub>h</sub> | WOI Column Width LSB Register | FF <sub>h</sub> | Table 39, page 53 | Yes | | 4D <sub>h</sub> | Factory Use Only | | | | | 4E <sub>h</sub> | Integration Time MSB Register | 04 <sub>h</sub> | Table 40, page 54 | Yes | | 4F <sub>h</sub> | Integration Time LSB Register | FF <sub>h</sub> | Table 41, page 55 | Yes | | 50 <sub>h</sub> | Virtual Frame Row Depth MSB Register | 04 <sub>h</sub> | Table 42, page 55 | Yes | | 51 <sub>h</sub> | Virtual Frame Row Depth LSB Register | 27 <sub>h</sub> | Table 43, page 55 | Yes | Table 7. I<sup>2</sup>C Address Assignments (Continued) | Hex<br>Address | Register Function | Defa<br>ult | Ref.<br>Table | Shadow ed? | |----------------------------------------|----------------------------------------------------------|-------------------|-------------------|------------| | 52 <sub>h</sub> | Virtual Frame Column Width MSB Register | 05 <sub>h</sub> | Table 44, page 56 | Yes | | 53 <sub>h</sub> | Virtual Frame Column Width LSB Register | 13 <sub>h</sub> | Table 45, page 56 | Yes | | 54 <sub>h</sub> | SOF Delay Register | 4C <sub>h</sub> | Table 46, page 57 | No | | 55 <sub>h</sub> | VCLK Delay Register | 02 <sub>h</sub> | Table 47 page 57 | No | | 56 <sub>h</sub> | SOF & VCLK Signal Length Control Register | 0E <sub>h</sub> | Table 47, page 57 | No | | 57 <sub>h</sub> | Greycode and Readout Control Register | 04 <sub>h</sub> | Table 49, page 58 | No | | <i>58<sub>h</sub> - 5E<sub>h</sub></i> | Unused | | | | | 5F <sub>h</sub> | Internal Timing Control Register 1 (shs time definition) | 0A <sub>h</sub> | Table 50, page 59 | Yes | | 60 <sub>h</sub> | Internal Timing Control Register 2 (shr time definition) | 0A <sub>h</sub> | Table 51, page 60 | Yes | | 61 <sub>h</sub> -63 <sub>h</sub> | Factory Use Only | $\langle \rangle$ | V | | | 64 <sub>h</sub> | HCLK Delay Register | 5C <sub>h</sub> | Table 52, page 60 | Yes | | 65 <sub>h</sub> | Pixel Data Stream Signal Control Register | ) 00 <sub>h</sub> | Table 53, page 62 | | | 66 <sub>h</sub> | Factory Use Only | | | | | 67 <sub>h</sub> | FRC Definition Register | 24 <sub>h</sub> | Table 54, page 63 | | | 68 <sub>h</sub> | Factory Use Only | | | | | 69 <sub>h</sub> - 7F <sub>h</sub> | Unused ( ) | | | | | 80-BF | Mod64 Column Offset registers | 00 <sub>h</sub> | Table 27, page 47 | | | CO <sub>h</sub> -FF <sub>h</sub> | Unused | | | | Table 7. I<sup>2</sup>C Address Assignments (Continued) # 13.0 Detailed Register Block Assignments This section describes in further detail the functional operation of the various MCM20027 programmable registers. The registers are subdivided into various blocks for ease of addressability and use (see Table 6). In each table where a suffix code is used; h = hex, b = binary, and d = decimal. # 13.1 Analog Register Interface Block The address range for this block is 00<sub>h</sub> to BF<sub>h</sub>. # 13.1.1 Analog Color Configuration The four Color Gain Registers, Color Tile Configuration Register, and four Color Tile Row definitions define how white balance is achieved on the device. Six-bit gain codes can be selected for four separate colors: Table 8, Table 9, Table 10, and Table 11. Gain for each individual color register is programmable given the gain function defined in the table. The gain function used depends on what Gain mode (White balance gain mode) the sensor is set (PGA Gain Mode, Table 25). The user programs these registers to account for changing light conditions to assure a white balanced output. The default value in each register is provides for a unity gain. In addition, the default CFA pattern color is listed in the title of each register. | Address<br>00 <sub>h</sub> | | | DPGA Color 1 Gain Code<br>Green of Green-Red Row | | | | | | | |----------------------------|----------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|----|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | x | х | cg1[5] | cg1[5] cg1[4] cg1[3] cg1[1] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 6 | Unused | Unused | | | | | XX | | | | 5 - 0 | Gain | Raw Gain M<br>Raw Gain M<br>(Range 0.69<br>Linear Gain | PGA Gain Mode<br>Raw Gain Mode $[cg1_d = 0.32_d]$ > Gain = 0.6956 + (0.02174* $cg1_d$ )<br>Raw Gain Mode $[cg1_d = 33.63_d]$ > Gain = 1.391+ (0.0434* $(cg1_d-32)$ )<br>(Range 0.696 - 2.736)<br>Linear Gain Mode> Gain = 0.6956 + (0.0434 x $cg1_d$ )<br>(Range 0.696 $\langle$ 2.736) | | | | | | | Table 8. DPGA Color 1 Gain Register | Address<br>01 <sub>h</sub> | DPGA Color 2 Gain Code Red | | | | | | |----------------------------|----------------------------|--------|--------|--------|--------|----------------| | msb (7) | 6 5 | 4 | 3 | 2 | 1 | lsb (0) | | x | x cg2[5] | cg2[4] | cg2[3] | cg2[2] | cg2[1] | cg2[0] | | Bit<br>Number | Function Description | | | | | Reset<br>State | | 7 - 6 | Unused Unused | | | | | XX | Table 9. DPGA Color 2 Gain Register Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA | Address<br>01 <sub>h</sub> | DPGA Color 2 Gain Code<br>Red | | | | | | | |----------------------------|-------------------------------|-----------------------------|--------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------|----------------------------|---------------------| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | Isb (0) | | x | х | cg2[5] | cg2[4] | cg2[3] | cg2[2] | cg2[1] | cg2[0] | | 5 - 0 | Gain | Raw Gain Mo<br>(Range 0.696 | ode [cg2 <sub>d</sub> = 0-3<br>ode [cg2 <sub>d</sub> = 33-<br>6 - 2.736)<br>Mode> Ga | 63 <sub>d</sub> ]> Gain = | = 0.6956 + (0.0<br>= 1.391+ (0.043<br>(0.0434 x cg2 <sub>c</sub> | 34* (cg2 <sub>d</sub> -32) | 001110 <sub>b</sub> | Table 9. DPGA Color 2 Gain Register | Address<br>02 <sub>h</sub> | | | DPGA Color 3 Gain Code Blue | | | | | | |----------------------------|----------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | х | x | cg3[5] | cg3[4] | cg3[3] | cg3[2] | cg3[1] | cg3[0] | | | Bit<br>Number | Function | | Reset<br>State | | | | | | | 7 - 6 | Unused | Unused | Unused | | | | | | | 5 - 0 | Gain | Raw Gain Me<br>Raw Gain Me<br>(Range 0.69)<br>Linear Gain I | PGA Gain Mode Raw Gain Mode $[cg3_d = 0.32_d]$ > Gain = 0.6956 + (0.02174* $cg3_d$ ) Raw Gain Mode $[cg3_d = 33.63_d]$ > Gain = 1.391+ (0.0434* $(cg3_d-32)$ ) (Range 0.696 - 2.736) Linear Gain Mode> Gain = 0.6956 + (0.0434 x $cg3_d$ ) (Range 0.696 - 2.736) | | | | | | Table 10. DPGA Color 3 Gain Register | | | | <u>/</u> | | | | | | |----------------------------|----------|--------|---------------------------------------------------|--------|--------|--------|---------|--| | Address<br>03 <sub>h</sub> | | | DPGA Color 4 Gain Code<br>Green of Blue-Green Row | | | | | | | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | Isb (0) | | | x | X | cg4[5] | cg4[4] | cg4[3] | cg4[2] | cg4[1] | cg4[0] | | | Bit A | Function | | Reset<br>State | | | | | | | 7 - 6 | Unused | Unused | | | | | xx | | Table 11. DPGA Color 4 Gain Register | Address<br>03 <sub>h</sub> | | | Default<br>0E <sub>h</sub> | | | | | | | | | |----------------------------|------|--------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------|----------------------------|---------------------|--|--|--|--| | msb (7) | 6 | 6 5 4 3 2 1 | | | | | | | | | | | x | х | x cg4[5] cg4[4] cg4[3] cg4[2] cg4[1] | | | | | | | | | | | 5 - 0 | Gain | Raw Gain Mo<br>(Range 0.696 | ode [cg4 <sub>d</sub> = 0-3<br>ode [cg4 <sub>d</sub> = 33-<br>6 - 2.736)<br>Mode> Ga | 32 <sub>d</sub> ]> Gain =<br>63 <sub>d</sub> ]> Gain =<br>ain = 0.6956 + | = 1.391+ (0.043 | 34* (cg4 <sub>d</sub> -32) | 001110 <sub>b</sub> | | | | | Table 11. DPGA Color 4 Gain Register The Color Tile Configuration Register; Table 12, defines the maximum number of lines and the maximum number of colors per line. A maximum of four row and four column definitions are permitted. The Color Tile Configuration Register defaults to two lines and two colors per line. The user should leave this register in default unless a unique CFA option has been ordered. This register can be configured to any pattern combination of 1, 2, or 4 rows and 1, 2, or 4 columns. | | | | | | \ | | | | | |----------------------------|----------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------|---|---|---|-----------------|--|--| | Address<br>05 <sub>h</sub> | | Color Tile Configuration | | | | | | | | | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | x | х | х | x x nc[1] nc[0] nr[1] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 4 | Unused | Unused | | | | | xxxx | | | | 3 - 2 | Columns | 01 <sub>b</sub> = 2 Colu | $00_b = 1$ Column in tile.<br>$01_b = 2$ Columns in tile.<br>$1x_b = 4$ Columns in tile. | | | | | | | | 1 - 0 | Rows | $00_b = 1 \text{ Row}$ $01_b = 2 \text{ Row}$ $1x_b = 4 \text{ Row}$ | s in tile. | | | | 01 <sub>b</sub> | | | Table 12. Color Tile Configuration Register The Color Tile Row Definition registers; Table 13, Table 14, Table 15, and Table 16 define the sequence of colors for each respective line. Each byte wide line definition allows a maximum of four unique color definitions using 2 bits per color in a given line. Gain programming for each color was described earlier in this section. The default line definitions are colors $00_b$ , $01_b$ , $00_b$ , $01_b$ for row 1 and $10_b$ , $11_b$ , $10_b$ , $11_b$ for row 2 which supports a Bayer pattern as defined in section 2.2. The user should leave these registers in default unless a unique CFA option has been ordered. For the default Bayer configuration of the color filter array; Figure 4, the Color Gain Register addresses are as follows: Reg $(01_h)$ : green pixel of a green-red row; Reg $(00_h)$ : red pixel; Reg $(03_h)$ : blue pixel; and Reg $(02_h)$ :green pixel of a blue-green row. The predefined ## **MOTOROLA** ### SEMICONDUCTOR TECHNICAL DATA gain values programmed in the respective registers are applied to pixel outputs as they are being read. | Address<br>06 <sub>h</sub> | | | Color Tile Row 1 Definition Green - Red Row | | | | | | | | |----------------------------|----------|----------------|---------------------------------------------|-----|-----------|--|-----------------|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | r1c4[1] | r1c4[0] | r1c3[1] | r1c3[1] r1c3[0] r1c2[1] r1c2[0] r1e1[1] | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | 7 - 6 | Color 4 | Fourth Color | in Row 1(Gree | en) | | | 01 <sub>b</sub> | | | | | 5 - 4 | Color 3 | Third Color in | Third Color in Row 1 (Red) | | | | | | | | | 3 - 2 | Color 2 | Second Colo | Second Color in Row 1 (Green) | | | | | | | | | 1 - 0 | Color 1 | First Color in | Row 1 (Red) | | $\rangle$ | | 00 <sub>b</sub> | | | | Table 13. Color Tile Row 1 Definition Register | Address<br>07 <sub>h</sub> | | Color Tile Row 2 Definition Blue - Green Row | | | | | | | |----------------------------|----------|----------------------------------------------|------------------------------|----------------|---------|---------|-----------------|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | r2c4[1] | r2c4[0] | r2c3[1] | r2¢3[0] | r2c2[1] | r2c2[0] | r2c1[1] | r2c1[0] | | | Bit<br>Number | Function | | Description | | | | | | | 7 - 6 | Color 4 | Fourth Color | in Row 2 (Blue | <del>)</del> ) | | | 11 <sub>b</sub> | | | 5 - 4 | Color 3 | Third Color in | n Row 2 (Greer | า) | | | 10 <sub>b</sub> | | | 3 - 2 | Color 2 | Second Colo | Second Color in Row 2 (Blue) | | | | | | | 1 - 0 | Color 1 | First Color in | Row 2 (Green | ) | | | 10 <sub>b</sub> | | Table 14. Color Tile Row 2 Definition Register MOTOROLA Revision 8.0 - 28 November 2001: MCM20027 | Address<br>08 <sub>h</sub> | | | Color Tile Row 3 Definition Unused | | | | | | | | |----------------------------|----------|----------------|------------------------------------|-------------|---------|---------|-----------------|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | | r3c4[1] | r3c4[0] | r3c3[1] | r3c3[0] | r3c2[1] | r3c2[0] | r3c1[1] | r3c1[0] | | | | | Bit<br>Number | Function | | | Description | | | Reset<br>State | | | | | 7 - 6 | Color 4 | Fourth Color | in Row 3 | | | 7 ^ | 00 <sub>b</sub> | | | | | 5 - 4 | Color 3 | Third Color in | n Row 3 | | | | 00 <sub>b</sub> | | | | | 3 - 2 | Color 2 | Second Colo | r in Row 3 | | | | 00 <sub>b</sub> | | | | | 1 - 0 | Color 1 | First Color in | Row 3 | | | | 00 <sub>b</sub> | | | | Table 15. Color Tile Row 3 Definition Register | Address<br>09 <sub>h</sub> | | | | Default<br>00 <sub>h</sub> | | | | | | |----------------------------|----------|----------------|-----------------------------------------|----------------------------|--|--|-----------------|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | r4c4[1] | r4c4[0] | r4c3[1] | r4c3[1] r4c3[0] r4c2[1] r4c2[0] r4c1[1] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 6 | Color 4 | Fourth Color | in Row 4 | | | | 00 <sub>b</sub> | | | | 5 - 4 | Color 3 | Third Color ii | Third Color in Row 4 | | | | | | | | 3 - 2 | Color 2 | Second Colo | Second Color in Row 4 | | | | | | | | 1 - 0 | Color 1 | First Color in | Row 4 | | | | 00 <sub>b</sub> | | | Table 16. Color Tile Row 4 Definition Register # 13.1.2 Reference Voltage Adjust Registers The analog register block allows programming the input voltage range of the analog to digital converter to match the saturation voltage of the pixel array. The voltage reference generator can be programmed via two registers; nrv (0 to 1.25V) Table 17, prv (2.5V to 1.25V) Table 18, in 5mV steps. A 60 value in the prv register represents a reference output voltage of 2.5V. A 00 value in the nrv register represents output voltage of 0V. The default settings for the two registers produce a 1.9V reference on prv and 0.6V on nrv outputs. When adjusting these values, the user should keep the voltage range centered around 1.25V. | Address<br>0A <sub>h</sub> | | Voltage Reference "Negative" Code | | | | | | | | | | |----------------------------|-----------|-----------------------------------|-----------------------------|----------------|--------|--------|---------------------------------|--|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | | nrv[7] | nrv[6] | nrv[5] | nrv[4] | nrv[3] | nrv[2] | nrv[1] | nrv[0] | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | | 7 - 0 | Reference | Voltage = 0.0 | ) + (5mV * nrc <sub>c</sub> | ( <sub>k</sub> | | $\int$ | 01110110 <sub>b</sub><br>(0.6V) | | | | | Table 17. Negative Voltage Reference Code Register | Address<br>0B <sub>h</sub> | | Volt | Voltage Reference "Positive" Code | | | | | | | | | |----------------------------|-----------|---------------|---------------------------------------|--|--|--|--|--|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | | prv[7] | prv[6] | prv[5] | prv[5] prv[4] prv[3] prv[2] prv[1] | | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | | 7 - 0 | Reference | Voltage = 2.5 | Itage = 2.5 - (5mV*prv <sub>d</sub> ) | | | | | | | | | Table 18. Positive Voltage Reference Code Register #### 13.1.3 Analog Control Registers The Analog Register Block also contains a Power Configuration Register; Table 19, and a Reset Control Register; Table 20. The Power Configuration Register controls the internal analog functionality that directly effect power consumption of the device. An external precision resistor pin is available on the MCM20027 that may be used to more accurately regulate the internal current sources. This serves to minimize variations in power consumption that are caused by variations in internal resistor values as well as offer a method to reduce the power consumption of the device. The detault for this control uses the internally provided resistor which is nominally 12.5k $\Omega$ . This feature is enabled by setting the **res** bit of the Power Configuration Register and placing a resistor between the pin; EXTRES, and ground. Figure 11 depicts the power savings that can be achieved with an external re- sistor at a specific clock rate. Power is further reduced at lower clock rates. The **pbg** bit of the Power Configuration Register; Table 19, is used to enable/disable the "Programmable Bias Generator". When this bit is enabled, the user can vary the power consumption of the White Balance PGA (PGAWB), Exposure gain PGA A (PGAEXPa), Exposure gain PGA B (PGEXPb), Frame Rate Clamp (FRC), Column Offset DOVA (COL\_DOVA), Global offset DOVA (DOVE) and/or the Analog to Digital converter (A2D) between half an full current (power) consumption. in the Programable Bias Generator Control register; Table 22. When this bit is disabled, it will use the power configured by the internal or external resistor (bit 3). The MCM20027 is put into a standby mode via the I<sup>2</sup>C interface by setting the **sby** bit of the Power Configuration Register. | Address<br>0C <sub>h</sub> | | | Power Configuration | | | | | | | | | |----------------------------|-----------------------------|--------------------------------------|---------------------------------------------------------|-----|-----|----|----------------|--|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 4 | Isb (0) | | | | | | х | х | х | pbg | res | ssc | SC | sby | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | | 7-5 | Unused | Unused | used | | | | | | | | | | 4 | Prog Bias<br>Gen | ~ | b = Prog Bias Gen Disabled<br>b = Prog Bias Gen Enabled | | | | | | | | | | 3 | Int/Ext<br>Resistor | | b = Internal Resistor b = External Resistor | | | | | | | | | | 2 | Select<br>Software<br>Clamp | ~ | p = Select internal Clamp<br>p = Select software Clamp | | | | | | | | | | 1 | Software<br>Clamp | | o = Clamp Off<br>o = Clamp On (if ssc = 1) | | | | | | | | | | 0 | Software<br>Standby | $0_b = Soft Sta$<br>$1_b = Soft Sta$ | andby inactive | | | | O <sub>b</sub> | | | | | Table 19. Power Configuration Register Additional control of the MCM20027 can be had using the Reset Control Register; Reset Control Register; Table 20. Setting the **sir** bit of this register will reset all the non programmable Sensor interface registers to a known reset state. Setting the **par** bit of this register will reset all the Sensors non programmable Post ADC registers to a known reset state. Setting the **asp** bit of this register will reset all the sensors registers in the ASP processing chain to a known reset state. Setting the **ssr** bit of this register will reset all the nonuser programmable registers to a known reset state. This is useful in situations when control of the MCM20027 has been lost due to system interrupts and the device needs only to be restarted using the earlier user programmed values. Setting the **sit** bit allows the user to completely reset the MCM20027 to the default state via the serial control Interface. For both reset bits, **ssr** and **sit**, the user must return those bits to 0 to enable continued operation . | Address<br>0E <sub>h</sub> | | Reset Control | | | | | | | | | |----------------------------|------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------|----------------|--------------|----------------|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | | x | х | х | asr | par | sir | ssr | sit | | | | | Bit<br>Number | Function | | Description | | | | | | | | | 7 - 5 | Unused | Unused | nused | | | | | | | | | 4 | ASP (A2D)<br>Reset | ~ | b = Normal Mode<br>b = Reset registers in the A2D to 0 | | | | | | | | | 3 | Post ADC<br>Reset | 0 <sub>b</sub> = Normal<br>1 <sub>b</sub> = Reset n | | able Post ADC | Registers to F | Reset state. | 0 <sub>b</sub> | | | | | 2 | Sensor<br>Interface<br>Reset | | D <sub>b</sub> = Normal Mode D <sub>b</sub> = Reset non-programmable Sensor Interface resgisters to Reset state. | | | | | | | | | 1 | State<br>Reset | | b = Normal Mode<br>b = Reset all non-programmable registers to the Reset state | | | | | | | | | 0 | Soft Reset | $0_b$ = Normal $1_b$ = Reset a | / | ame functions | as setting the | INIT pin) | 0 <sub>b</sub> | | | | ### Table 20 Reset Control Register The Tristate Control Register; Table 21 is used to set signals into Tristate mode. When the **tsctl** bit is reset (i.e.. "0") the HCLK, SOF, VCLK, SYNC and STROBE output signals are set to Tristate mode. When the **tspix** bit is reset (i.e. "0") the pixel output data is set to Tristate mode. | Address<br>12 <sub>h</sub> | | Tristate Control B | | | | | | | | |----------------------------|----------|---------------------------------|------------------|--|--|--|----------------|--|--| | msb (7) | 6 | 6 3 2 1 | | | | | | | | | FUO | FUO | FUO FUO FUO tsctl | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 3 | FUQ | Factory Use | Factory Use Only | | | | | | | | 1 | tsctl | 0 - Outputs ir<br>1 - Outputs d | | | | | 1 <sub>b</sub> | | | **Table 21. Tristate Control Register** MOTOROLA Revision 8.0 - 28 November 2001 : MCM20027 | Address<br>12 <sub>h</sub> | | | Tristate Control B | | | | | | | | |----------------------------|-------|-----|-----------------------------------------|--|--|--|--|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | FUO | FUO | FUO | FUO FUO FUO tsctl | | | | | | | | | 0 | tspix | | - Outputs in Tristate - Outputs driving | | | | | | | | **Table 21. Tristate Control Register** The Programable Bias Generator Control register; Table 22 can be used by the user to vary the power consumption of the White Balance PGA (PGAWB), Exposure gain PGA A (PGAEXPa), Exposure gain PGA B (PGEXPb), Frame Rate Clamp (FRC), Column Offset DOVA (COL\_DOVA), Global offset DOVA (DOVE) and/or the Analog to Digital converter (A2D) between half an full current (power) consumption. In order for this Register to be used, the **pbg** bit of the Power Configuration Register, Table 19 has to be enabled. | Address<br>13 <sub>h</sub> | | Programable Bias Generator Control | | | | | | | | | | |----------------------------|------------------------------|------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------|-----|-----|----------------|--|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | | x | adp | gdp | egb | ega | wbp | cdp | fcp | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | | 7 | Unused | Unused | | ) ) | | | x <sub>b</sub> | | | | | | 6 | A to D<br>Converter<br>(A2D) | | b = Full Current (Power) consumption [80/100] b = Half Current (Power) consumption [40/50] | | | | | | | | | | 5 | Global<br>Dova | ~ | . 🗸 . | consumption [80<br>consumption [4 | | | 0 <sub>b</sub> | | | | | | 4 | PGA Exp.<br>Gain B | ~~ \ \ | | consumption [80<br>consumption [4 | | | 0 <sub>b</sub> | | | | | | 3 | PGA Exp.<br>Gain A | | Full Current (Power) consumption [80/100] b = Half Current (Power) consumption [40/50] | | | | | | | | | | 2 | PGA White<br>Balance | \ ~ | b = Full Current (Power) consumption [80/100] b = Half Current (Power) consumption [40/50] | | | | | | | | | | 1 . | Col Dova | | | consumption [80<br>consumption [4 | | | 0 <sub>b</sub> | | | | | **Table 22. Programable Bias Generator Control register** | Address<br>13 <sub>h</sub> | | Programable Bias Generator Control | | | | | | | | | |----------------------------|------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | msb (7) | 6 | 5 | Isb (0) | | | | | | | | | х | adp | gdp | gdp egb ega wbp cdp | | | | | | | | | 0 | Frame<br>Rate<br>Clamp | - | b <sub>b</sub> = Full Current (Power) consumption [80/100] b <sub>b</sub> = Half Current (Power) consumption [40/50] | | | | | | | | Table 22. Programable Bias Generator Control register #### 13.2 Gain Calibration Block The Exposure PGA Global Gain Register A; Table 23 and the Exposure PGA Global Gain Register B; Table 24, allows the user to set a global gain via two 6 bit register which are applied universally to all the pixel outputs. This enables the user to account for varying light conditions. The Gain range depends on what the Exposure Gain Mode (PGA Gain Mode; Table 25) is set. If The Exposure gain mode is set at either Raw or Linear, then Exposure PGA Global Gain Register A; Table 23 and Exposure PGA Global Gain Register B; Table 24 are both utilized. But if it is set at Linear 2 gain mode, then only Exposure PGA Global Gain Register A; Table 23 is used. | Address<br>10 <sub>h</sub> | | Exposure PGA Global Gain A | | | | | | | | | |----------------------------|----------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------|--------------------------|----------------|--|--|--| | msb (7) | 6 | 5 | 4 | $/\rangle$ 3 | 2 | 1 | Isb (0) | | | | | х | x | gg1[5] | gg1[5] gg1[4] gg1[3] gg1[2] gg1[1] | | | | | | | | | Bit<br>Number | Function | | | Description | | | Reset<br>State | | | | | 7 - 6 | Unused | Unused | Inused | | | | | | | | | 5 - 0 | Gain | Raw Gain M<br>32)<br>(Range 0.69<br>Linear Gain<br>(Range 0.69 | ode [991 <sub>d</sub> = 0-3<br>ode [gg1 <sub>d</sub> = 33-<br>6 - 2.736)<br>Mode> Ga<br>6 - 2.736)<br>n Mode> Ga | 63 <sub>d</sub> ]> Gain :<br>ain = 0.6956 + | = 1.391+ (0.04<br>(0.0434 * gg1 | 134* (gg1 <sub>d</sub> - | 001110 | | | | Ţable 23. Exposure PGA Global Gain Register A MOTOROLA Revision 8.0 - 28 November 2001 : MCM20027 | Address<br>21 <sub>h</sub> | | E | xposure PGA | Global Gain | В | | Default<br>0E <sub>h</sub> | | | | |----------------------------|----------|------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|-------------------------|----------------------------|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | х | x | gg2[5] | gg2[5] gg2[4] gg2[3] gg2[2] gg2[1] | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | 7 - 6 | Unused | Unused | | | | > \ | xx <sub>b</sub> | | | | | 5 - 0 | Gain | Raw Gain Mo<br>32)<br>(Range 0 69) | ode $[gg2_d = 0.3]$<br>ode $[gg2_d = 33]$<br>6 - 2.736)<br>Mode> G | 32 <sub>d</sub> ]> Gain =<br>-63 <sub>d</sub> ]> Gain :<br>ain = 0.6956 + | = 1.391+ (0.04 | 34* (gg2 <sub>d</sub> - | 001110 | | | | Table 24. Exposure PGA Global Gain Register B The PGA Gain Mode; Table 25, is the register where the PGA Gain modes for the White Balance and Exposure gains can be selected. There are two different Gain modes for White Balance and there are three different Gain modes for the Exposure gain. ### White Balance Gain modes: - 1) Raw gain mode 32 steps @ 0.02174/step - 32 steps @ 0.04340/step - 2) Linear gain mode 48 steps @ 0.04340/step ### **Exposure Gain Modes:** - 1) Raw gain mode 32 steps @ 0.02174/step - 32 steps @ 0.04340/step - i.e. PGA Global Gain A Register= Raw gain mode - PGA Global Gain B Register= Raw gain mode - 2) Linear gain mode 48 steps @ 0.04340/step - i.e. PGA Global Gain A Register= Linear gain modePGAGlobal Gain B Register= Linear gain mode - 3) Linear 2 gain mode 64 steps @ ~ 0.12/step - i.e. PGA Global Gain A Register= Linear 2 gain modePGA Global Gain B Register= Not used The **wbm** bit sets the White Balance mode. While the **egm**[d] bit sets the Exposure gain mode | Address<br>22 <sub>h</sub> | | | PGA Gain Mode | | | | | | |----------------------------|----------|---|---------------|---|-----|--------|---------|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | X | X | x | x | x | wbm | egm[1] | egm[0] | | | Bit<br>Number | Function | | Description | | | | | | Table 25. PGA Gain Mode Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA | Address<br>22 <sub>h</sub> | | PGA Gain Mode | | | | | | | | | |----------------------------|---------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------|--|--|---|------|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | х | x | x | x x x wbm egm[1] | | | | | | | | | 7 - 3 | Unused | Unused | | | | 4 | XXXX | | | | | 2 | White Bal-<br>ance Gain<br>Mode | | b <sub>b</sub> = Raw gain mode<br>b = Linear gain mode | | | | | | | | | 1 - 0 | Exposure<br>Gain Mode | $00_b = \text{Raw ga}$<br>$01_b = \text{Linear}$<br>$1x_b = \text{Linear}$ | gain mode | | | | 00b | | | | Table 25. PGA Gain Mode #### 13.3 Offset Calibration Block Offset adjustments for the MCM20027 are done in separate sections of the ASP to facilitate FPN removal and final image black level set. The Column DOVA DC Register; Table 26, is used to set the initial offset of the pixel output in a range that will facilitate per-column offset data generation for varying operational conditions. In most operational scenarios, this register can be left in its default state of 00<sub>h</sub>. This is a pre-image processing gain in comparison to the Global DOVA Register which is a post image processing chain gain (pre A2D gain). This register can also be used to apply a global offset adjust. In this case, the user must take into account the Color Gain and Global Gain registers to determine the resulting offset at the output. | Address<br>20 <sub>h</sub> | | Column DOVA DC | | | | | | | | |----------------------------|---------------------|----------------|--------------------------------------------------------------------|---------------|--------|--------|--------------------|--|--| | msb (7) | 6 | 5 | 5 3 2 1 | | | | | | | | х | x | cdd[5] | cdd[4] | cdd[3] | cdd[2] | cdd[1] | cdd[0] | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 6 | Unused | Unused | | | | | xx | | | | 5 | Sign | | O <sub>D</sub> = Positive Offset O <sub>D</sub> = Negative Offset | | | | | | | | 4 - 0 | Column<br>DC Offset | Offset = 2.6 * | cdd <sub>d</sub> (64 step | os @ 2.6mV /S | Step) | | 00000 <sub>b</sub> | | | Table 26. Column DOVA DC Register The Mod64 Column Offset registers; Table 27 are used in conjunction with the Column DOVA DC Register; Table 26 to reduce/eliminate fixed pattern noise (FPN). There are 64 registers that can be programmed with individual offset values. They will be applied to all the columns on a single image frame on a Modular 64 basis.i.e. Register $80_h$ Column offset will be applied to Column 0, Register $81_h$ Column offset will be applied to Column 1, Register $BF_h$ Column offset will be applied to Column 63, Register $80_h$ Column offset will be applied to Column 0..etc.. | Address<br>80-BF <sub>h</sub> | | | Mod64 Column Offset | | | | | | | |-------------------------------|-------------------------------|--------------|----------------------------------------------------------------------|-----------------|--------|--------|--------------------|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | х | х | mdd[5] | mdd[4] | mdd[3] | mdd[2] | mdd[1] | mdd[0] | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 6 | Unused | Unused | | | | 7 | XX | | | | 5 | Sign | | 0 <sub>b</sub> = Positive Offset<br>1 <sub>b</sub> = Negative Offset | | | | | | | | 4 - 0 | Mod 64<br>Column<br>DC Offset | Offset = 2.6 | * mdd <sub>d</sub> (64 ste | eps @ 2.6mV /\$ | Step) | | 00000 <sub>b</sub> | | | Table 27. Mod64 Column Offset registers The Global DOVA Register; Table 28 performs a final offset adjustment in analog space prior to the ADC. The 6-bit register uses its MSB to indicate positive or negative offset. Each bit value changes the offset value by 4 LSB code levels hence giving an offset range of +/-124 LSB. As an example, to program an offset of +92 LSB, the binary representation of +23<sub>d</sub> i.e. 010111<sub>b</sub> should be loaded. | Address<br>23 <sub>h</sub> | | Global DOVA | | | | | | | | |----------------------------|----------|-------------------------------------------------------------------------|---------------------------|-------------|----|--|--------------------|--|--| | msb (7) | 6 | 5 | 5 3 2 1 | | | | | | | | x | x | gd[5] | gd[5] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 6 | Unused | Unused | | | | | xx | | | | 5 | Sign | Sign 0 <sub>b</sub> = Positive Offset 1 <sub>b</sub> = Negative Offset | | | | | | | | | 4 - 0 | Offset | Offset = 12 * | gd <sub>d</sub> (64 steps | @ 12mV /Ste | p) | | 00000 <sub>b</sub> | | | Table 28. Global DOVA Register ### 13.4 Sensor Interface Block 13.4.1 Sensor Output Control The sensor output control registers define how the window of interest is captured and what data is output from the MCM20027. The Capture Mode Control Register; Table 29, defines how the data is captured and how the data is to be provided at the output.. Setting the **cms** bit will stop the current output data stream at the end of the current frame. Unsetting this bit (**cms** = $0_b$ ) will resume the output of the frame stream. The MCM20027 is in CFRS in default. The user may use this bit to capture data in the CFRS mode and/or SFRS while using the SYNC pin. The SYNC pin triggers a single frame of data to be output from the device in the ### **MOTOROLA** ### SEMICONDUCTOR TECHNICAL DATA SFRS mode. Please refer to Figure 14, on page 20 for a timing diagram of this mode. The **sp** bit is used to define whether SOF is active high or low. SOF is active high in default. The **ve** bit is used to determine whether VCLK is output at the beginning of all the rows including virtual frame rows or for the WOI rows only. The default is WOI only. The **vp** bit is used to define whether VCLK is active high or low. VCLK is active high in default. The **he** bit is used to determine whether HCLK is output continuously or for the WOI pixels only. The default is WOI only. The **hp** bit is used to define whether HCLK is active high or low. HCLK is active high in default. The **hm** bit is used to define HCLK is toggled or whetherwhether it is continuously output. | Address<br>40 <sub>h</sub> | | | Capture Mode Control | | | | | | | | | |----------------------------|-----------------|---------------------------------------|--------------------------------------------------------------------------------|-------------|---------------|----|----------------|--|--|--|--| | msb (7) | 6 | 5 | 5 4 3 2 1 | | | | | | | | | | FUO | cms | sp | ve | vp | he | hp | hm | | | | | | Bit<br>Number | Function | | | Description | | | Reset<br>State | | | | | | 7 | FUO | Factory Use | Only | | | | 0 <sub>b</sub> | | | | | | 6 | Capture<br>Mode | | os Frame Rol<br>Frame Rolling | | $\rightarrow$ | | 0 <sub>b</sub> | | | | | | 5 | SOF<br>Phase | $1_b = SOF ac$<br>$0_b = SOF ac$ | - / | | | | 1 <sub>b</sub> | | | | | | 4 | VCLK<br>Enable | | al frame rows<br>of Interest ro | | | | 0 <sub>b</sub> | | | | | | 3 | VCLK<br>Phase | $1_b$ = Active h<br>$0_b$ = Active le | \ \ | | | | 1 <sub>b</sub> | | | | | | 2 | HCLK<br>Enable | | 1 <sub>b</sub> = Continuous<br>0 <sub>b</sub> = Window of Interest Pixels only | | | | | | | | | | 1 | HCLK<br>Phase | ~ \ / | $1_b =$ Active high $0_b =$ Active low | | | | | | | | | | 0 | HCLK<br>Mode | | ous - envelop<br>s - like MCLK | е | | | 0 <sub>b</sub> | | | | | Table 29. Capture Mode Control Register The Sub-sample Control Register; Table 30, is used to define what pixels of the WOI are read and the method they are read Using the **cm** bit, the user can sample the pixel array in either monochrome or Bayer pattern color space. This means that when sampling the rows or columns, the set of pixels read will be gathered as individual pixels (monochrome) or in color tiles of pixels (Bayer pattern). The pixels will be read in monochrome mode in default. The row sub sampling rate is defined by **rf**[1:0] while the column sub sampling rate is defined by **cf**[1:0]. The pixel array is fully sampled in default. MOTOROLA Revision 8.0 - 28 November 2001: MCM20027 | Address<br>41 <sub>h</sub> | | | Sub-samp | ole Control | | | Default<br>10 <sub>h</sub> | | | | |----------------------------|---------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------|---|----------------------------|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | | х | FUO | FUO | FUO cm rf[1] rf[0] cf[1] | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | 7 | Unused | Unused | nused | | | | | | | | | 6-5 | FUO | Factory Use | Factory Use Only | | | | | | | | | 4 | Color<br>Mode | ~ | attern Samplir<br>rome Pattern | • | | | 1 <sub>b</sub> | | | | | 3 - 2 | Row Fre-<br>quency | $10_b = \text{read or}$<br>$01_b = \text{read or}$ | 11 <sub>b</sub> = read one row pattern, skip 7 (1/8 sampled) 10 <sub>b</sub> = read one row pattern, skip 3 (1/4 sampled) 01 <sub>b</sub> = read one row pattern, skip one (1/2 sampled) 00 <sub>b</sub> = full sampling | | | | | | | | | 1 - 0 | Column<br>Frequency | 10 <sub>b</sub> = read or | ne column pat<br>ne column pat | tern, skip 7 (1/4<br>tern, skip 3 (1)<br>tern, skip one ( | 4 sampled) | | 00 <sub>b</sub> | | | | Table 30. Sub-sample Control Register The Sync and Strobe Control register; Table 31 is used to control the sync and strobe signals. The **sr** bit when enabled causes the SYNC signal to go high for exactly one clock cycle, and then returns to a low. It remains low until the **sr** bit is enabled again. The **sa** bit when enabled causes the SYNC signal high until this bit is disabled. This causes continuous frame processing. The **se** bit when enabled will allow for an external signal to drive the SYNC signal via the SYNC pin on the chip. The **sae** bit when enabled will enable the STROBE signal to be generated automatically by the sensor. This will only work in SFRS (Single Frame Rolling Shutter). The STROBE signal is goes high when all the Rows in the Frame are integrating together. The **saw** bit allows the user to select how long the STROBE signal is going to be on. If the bit is set to 1 (Setting 1), causes the STROBE Signal to be on from the time all the Rows are integrating to 1 Row time $(T_{ROW})$ before Read-Out of the first Row commences. If the bit is set to 0 (Setting 0), causes the STROBE signal to on for a duration of 1 Row time ( $T_{ROW}$ ) from the time all Rows are integrating The **sso** bit ,when enabled, forces the STROBE signal and thereby the STROBE Pin high until it is reset back to 0. When this bit is set high - the **sae** and **saw** bit settings become negligible. NOTE! Please refer to Figure 15, on page 14 for Strobe Signal timing diagram. | Address<br>42 <sub>h</sub> | | ; | SYNC and STROBE Control | | | | | | | | | |----------------------------|------------------------------------|-------------------------------------------------------|-------------------------|------------------|----------|-------|----------------|--|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | | | х | х | sso | saw | sae | se | sa | sr | | | | | | Bit<br>Number | Function | | | Description | | | Reset<br>State | | | | | | 7-6 | Unused | Unused | | | | > \ \ | XX | | | | | | 5 | Strobe<br>Enable | $1_b = Strobe 0$<br>$0_b = Disable 0$ | | | | | 0 <sub>b</sub> | | | | | | 4 | Strobe<br>Auto Width<br>Definition | $1_b = Maximu$<br>grating)<br>$0_b = 1$ line | | | | | | | | | | | 3 | Strobe<br>Auto<br>Enabled | $1_b = \text{Enabled}$<br>$0_b = \text{Disabled}$ | I during integra | ation | | | 0 <sub>b</sub> | | | | | | 2 | Exernal<br>SYNC<br>Enabled | $1_b = \text{Enabled}$<br>$0_b = \text{Disabled}$ | | | | | 0 <sub>b</sub> | | | | | | 1 | SYNC<br>Always | $1_b = \text{Enabled}$<br>$0_b = \text{Disabled}$ | | | | | 1 <sub>b</sub> | | | | | | 0 | SYNC<br>Request | 1 <sub>b</sub> = Enabled<br>0 <sub>b</sub> = Disabled | 1 1 | - will always re | ead "0") | | 0 <sub>b</sub> | | | | | Table 31. Sync and Strobe Control register ### 13.4.2 Programmable "Window of Interest" The WOI is defined by a set of registers that indicate the upper-left starting point for the window and another set of registers that define the size of the window. Please refer to Figure 9, on page 12 for a pictorial representation of the WOI within the active pixel array. The WOI Row Pointer; wrp[10:0] (Table 32 and Table 33), and the WOI Column Pointer; wcp[10:0] (Table 36 and Table 37), mark the upper-left starting point for the WOI. The WOI Row Pointer; **wrp**[10:0], has a range of $0_d$ to 1047<sub>d</sub> whereas the WOI Column Pointer; **wcp**[10:0] has a usable range of $0_d$ to 1295<sub>d</sub>. The pointer can be placed anywhere within the active pixel array. The WOI Row Depth; **wrd**[10:0] (Table 32 and Table 33), and the WOI Column Depth; **wcd**[10:0] (Table 36 and Table 37), indicate the size of the WOI. The WOI Row Depth; $\mathbf{wrd}[10:0]$ , has a range of $0_d$ to $1047_d$ whereas the WOI Column Depth; $\mathbf{wcd}[10:0]$ , has a range of $0_d$ to $1295_d$ . The user should be careful to create a WOI that contains active pixels only. There is no logic in the sensor MOTOROLA Revision 8.0 - 28 November 2001: MCM20027 ### SEMICONDUCTOR TECHNICAL DATA interface to prevent the user from defining an WOI that addresses non-existent pixels. | Address<br>45 <sub>h</sub> | | | | Default<br>00 <sub>h</sub> | | | | | |----------------------------|--------------------|--------|-----------------------------------------------------------------------------------------------------------|----------------------------|---------|---------------------|---------|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | x | x | x | x | x | wrp[10] | wrp[9] | wrp[8] | | | Bit<br>Number | Function | | Description | | | | | | | 7 - 3 | Unused | Unused | | | | $\overline{\wedge}$ | xxxxx | | | 2 - 0 | WOI Row<br>Pointer | | n conjunction with the WOI Row Pointer LSB Register (Table 33), orms the 11-bit WOI Row Pointer wrp[10:0] | | | | | | Table 32. WOI Row Pointer MSB Register | | | | | // | | | | | | |----------------------------|--------------------|--------|---------------------|---------------------------------|--------|-------------|-----------------------------------|--|--| | Address<br>46 <sub>h</sub> | | | WOI Row Pointer LSB | | | | | | | | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | wrp[7] | wrp[6] | wrp[5] | wrp[4] | wrp[3] | wrp[2] | wrp[1] | wrp[0] | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 0 | WOI Row<br>Pointer | • | \ \ \ | Row Pointer I<br>Pointer wrp[10 | • | (Table 32), | 00010000 <sub>b</sub><br>(row 16) | | | Table 33. WOI Row Pointer LSB Register | Address<br>47 <sub>h</sub> | | WOI Row Depth MSB | | | | | | | |----------------------------|----------|-------------------|---|-------------|---------|--------|----------------|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | х | X | <b>x</b> | x | x | wrd[10] | wrd[9] | wrd[8] | | | Bit<br>Number | Function | | | Description | | | Reset<br>State | | | 7 - 3 | Unused | Unused | | | | | xxxxx | | Table 34. WOI Row Depth MSB Register Revision 8.0 - 28 November 2001 : MCM20027 MOTOROLA | Address<br>47 <sub>h</sub> | | Default<br>03 <sub>h</sub> | | | | | | | | |----------------------------|------------------|------------------------------|----------------------|------------------|---|---|---------|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | х | x | x | x x x wrd[10] wrd[9] | | | | | | | | 2-0 | WOI Row<br>Depth | In conjunction forms the 11- | able 35), | 011 <sub>b</sub> | | | | | | Table 34. WOI Row Depth MSB Register | Address<br>48 <sub>h</sub> | | | Default<br>FF <sub>h</sub> | | | | | | |----------------------------|--------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|---------|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | wrd[7] | wrd[6] | wrd[5] | wrd[4] | wrd[3] | wrd[2] | wrd[1] | wrd[0] | | | Bit<br>Number | Function | | Description | | | | | | | 7 - 0 | WOI Row<br>Pointer | forms the 11 | In conjunction with the WOI Row Depth MSB Register (Table 34), forms the 11-bit WOI Row Depth wrd[10/0]. Desired = wrd <sub>d</sub> + 1. | | | | | | Table 35. WOI Row Depth LSB Register Table 36. WOI Column Pointer MSB Register MOTOROLA Revision 8.0 - 28 November 2001: MCM20027 | Address<br>4A <sub>h</sub> | | | Default<br>08 <sub>h</sub> | | | | | | | |----------------------------|---------------------|-------|-----------------------------------|----------------------------------|---|-------------|--------------------------------|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | wcp[7] | wcp[6] | wcp5] | wcp5] wcp[4] wcp[3] wcp[2] wcp[1] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 0 | WOI Col.<br>Pointer | | | I Column Point<br>Column Pointer | | ster (Table | 00001000 <sub>b</sub> (col. 8) | | | Table 37. WOI Column Pointer LSB Register | Address<br>4B <sub>h</sub> | | | WOI Colum | n Width MSB | | Default<br>04 <sub>h</sub> | |----------------------------|-------------------|--------|-----------|----------------------------------------------|---------------|----------------------------| | msb (7) | 6 | 5 | 4 | 3 2 | 1 | lsb (0) | | x | х | x | x | (x ) wcw[10] | wcw[9] | wcw[8] | | Bit<br>Number | Function | | / | Description | | Reset<br>State | | 7 - 3 | Unused | Unused | | | | xxxxx | | 2 - 0 | WOI Col.<br>Width | | | Column Width LSB Registe nn Width wcw[10:0]. | r (Table 39), | 100 <sub>b</sub> | Table 38. WOI Column Width MSB Register | Address<br>4C <sub>h</sub> | | WOI Column Width LSB | | | | | | | | |----------------------------|--------------------|-------------------------------------------|-------------|--|--|--|--|--|--| | msb (7) | 6 | 6 5 4 3 2 1 | | | | | | | | | wcw[7] | wcw[6] | wcw[6] wcw[5] wcw[4] wcw[3] wcw[2] wcw[1] | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 0 | WOI Row<br>Pointer | | | | | | | | | Table 39. WOI Column Width LSB Register #### 13.4.3 Integration Time Control The Integration Time registers; Table 41, Table 40, and Table 41, control the integration time for the pixel array. Integration time for CFRS and SFRS; cint[13:0], is measured in Virtual Row times. Please refer to Figure 11 for a pictorial description of the Virtual Frame and its relationship to the WOI. NOTE!! The upd bit of the Integration Time MSB Register; Table 40 is used to indicate a change to cint[13:0]. Since multiple I2C writes may be needed to complete desired frame to frame integration time changes, the upd bit signals that all desired programming has been completed, and to apply these changes to the next frame captured. This prevents undesirable changes in integration time that may result from I2C writes that span the "End of Frame" boundary. This upd bit has to be toggled from its previous state in order for the new value of cint[13:0] to be accepted/updated by the sensor and take effect. i.e. If its previous state is "0", when writing a new cint value, first write cint[7:0] to the Integration Time LSB Register; Table 41, then write both cint [13:8] and "1" to the upd bit to the Integration Time MSB Register; Table 40. A virtual frame is the mechanism by which the user controls the integration time and frame time for the output data stream. By adding additional rows or columns as 'blanking' to the WOI to form the Virtual Frame, the user can control the amount of blanking in both horizontal and vertical space. (Table 42, "Virtual Frame Row Depth MSB Register," on page 55 Table 43, "Virtual Frame Row Depth LSB Register," on page 55 Table 44, "Virtual Frame Column Width MSB Register," on page 56 Table 45, "Virtual Frame Column Width LSB Register," on page 56) The user should be careful to create a Virtual Frame that is larger than the WOI. There is no logic in the sensor interface to prevent the user from defining a Virtual Frame smaller than the WOI. Therefore, pixel data may be lost. The Virtual Frame must be at least 1 row and 6 columns larger than the WOI. The Virtual Frame completely defines the integration time in CFRS. Any changes to the WOI or how the WOI is sampled has no effect on integration time. | Address<br>4E <sub>h</sub> | | Integration Time MSB | | | | | | | | |----------------------------|-----------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------|----|-----------|---------------------|--|--| | msb (7) | 6 | 5 | 5 3 2 1 | | | | | | | | FUO | upd | cint[13] | cint[13] cint[12] cint[11] cint[10] cint[9] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 | FUO | | ✓ F | actory Use On | ly | | | | | | 6 | Integration<br>Time<br>Update<br>Switch | \ \ \ | This bit has to change from its previous state everytime a new value is written to Integration Time ISB and the Integration Time LSB. | | | | | | | | 5 - 0 | Integration<br>Time | | on with the Inte<br>-bit Integration | | | Register, | 000100 <sub>b</sub> | | | **Table 40. Integration Time MSB Register** | Address<br>4F <sub>h</sub> | | Integration Time LSB | | | | | | | | |----------------------------|---------------------|----------------------|-------------|------------------------------------------------------------|---------|----------|-------------------------------------------------|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | cint[7] | cint[6] | cint[5] | cint[4] | cint[3] | cint[2] | cint[1] | cint[0] | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 0 | Integration<br>Time | forms the 14 | | gration Time IS<br>Time cint[13:0<br>1) * T <sub>row</sub> | | Register | 11111111 <sub>b</sub> CFRS and SFRS: 1280 Rows) | | | Table 41. Integration Time LSB Register | Address<br>50 <sub>h</sub> | | V | Virtual Frame Row Depth MSB | | | | | | | |----------------------------|----------|---------|-----------------------------|---------|---------|--------|---------|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | х | х | vrd[13] | vrd[12] | vrd[11] | vrd[10] | vrd[9] | vrd[8] | | | | Bit<br>Number | Function | | Description | | | | | | | | | | | | | | | | | | | 7 - 6 | Unused | Unused | | | | | XX | | | Table 42. Virtual Frame Row Depth MSB Register | Address<br>51 <sub>h</sub> | Virtual Frame Pow Depth I SR | | | | | | | |----------------------------|------------------------------|--------|-------------|--------|--------|----------------|--| | msb (7) | 6 5 | 4 | 3 | 2 | 1 | lsb (0) | | | vrd[7] | vrd[6] vrd[5] | vrd[4] | vrd[3] | vrd[2] | vrd[1] | vrd[0] | | | Bit<br>Number | Function | - | Description | - | | Reset<br>State | | Table 43. Virtual Frame Row Depth LSB Register | Address<br>51 <sub>h</sub> | | Virtual Frame Row Depth LSB | | | | | | | | | | | |----------------------------|----------------------|-----------------------------|------------------------------------|-----------------------------|-----------------|-----|-----------------------------------------|--|--|--|--|--| | msb (7) | 6 | 6 5 4 3 2 1 | | | | | | | | | | | | vrd[7] | vrd[6] | vrd[5] | vrd[5] vrd[4] vrd[3] vrd[2] vrd[1] | | | | | | | | | | | 7 - 0 | Virtual Row<br>Depth | MSB (Table of vrd[13:0]. | 42) Register, for stop-left justif | RS and SFRS Norms the 14-bi | t Virtual Frame | , , | 00100111 <sub>b</sub><br>(1064<br>rows) | | | | | | Table 43. Virtual Frame Row Depth LSB Register | Address<br>52 <sub>h</sub> | | Virt | Virtual Frame Column Width MSB | | | | | | | |----------------------------|---------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|----------------|--|--| | msb (7) | 6 | 5 | 5 4 3 // /2 1 | | | | | | | | х | x | vcw[13] | vcw[13] vcw[12] vcw[11] vcw[10] vcw[9] | | | | | | | | Bit<br>Number | Function | | | Description | | | Reset<br>State | | | | 7 - 6 | Unused | Unused | | | | | XX | | | | 5 - 0 | Virtual Col-<br>umn Width | Width LSB ( | n conjunction with the CFRS and SFRS Virtual Frame Column Vidth LSB (Table 45) Register, forms the 14-bit Virtual Frame Colmn Width vcw[13:0]. | | | | | | | Table 44. Virtual Frame Column Width MSB Register | Address<br>53 <sub>h</sub> | | Virtual Frame Column Width LSB | | | | | | | | | |----------------------------|---------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | msb (7) | 6 | 6 5 4 3 2 1 | | | | | | | | | | vcw[7] | vcw[6] | vcw[5] vcw[4] vcw[3] vcw[2] vcw[1] | | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | 7 - 0 | Virtual Col-<br>umn Width | Width MSB (<br>umn Width vo<br>Frame. | In conjunction with the CFRS and SFRS Virtual Frame Column Width MSB (Table 44) Register, forms the 14-bit Virtual Frame Column Width vcw[13:0]. WOI is always top-left justified in Virtual Frame. vcw <sub>d</sub> minimum = wcw <sub>d</sub> + 11 | | | | | | | | Table 45. Virtual Frame Column Width LSB Register The SOF Delay Register; Table 46 and VCLK Delay Register; Table 47 are used to determine the time (clock) delay for the start of the two signals respectively. The SOF Delay is measured as the time after the start of the change of row address (Change of row address is a parameter that cannot be easily identified by the common user). The VCLK Delay is defined as the time after the SOF signal is first initialized. The SOF & VCLK Signal Length Control Register, Table 48, is used to define the size of the SOF and VCLK signals. In default, SOF is one row wide while VLCK is 64 MCLKs wide | Address<br>54 <sub>h</sub> | | SOF Delay | | | | | | | | |----------------------------|-----------|-----------|-----------------------------------------|---|----------------|-----|----------|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | Isb (0) | | | | sofd[7] | sofd[6] | sof[d5] | sof[d5] sofd[4] sofd[3] sofd[2] sofd[1] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 - 0 | SOF Delay | | d] x 0.5 MCLK<br>is relative to | | ransfer Contro | ıl) | 1001100b | | | Table 46. SOF Delay Register | Address<br>55 <sub>h</sub> | | | VCLK Delay | | | | | | | | | |----------------------------|---------------|-------------------------------|--------------------------------------------------------------------------------------|---|---|---|---------|--|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | | | vckd[7] | vckd[6] | vckd[5] | vckd[5] vckd[4] vckd[3] vckd[2] vckd[1] | | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | | | 7 - 0 | VCLK<br>Delay | Delay = vckd<br>(Note - Delay | Delay = vckd[d] x 0.5 MCLKs Note - Delay is relative to Start Of Frame {SOF} signal) | | | | | | | | | Table 47. VCLK Delay Register | Address<br>56 <sub>h</sub> | | SOF and VCLK Signal Length Control | | | | | | | | |----------------------------|------------------|------------------------------------|-------------|--|--|--|--|--|--| | msb (7) | 6 | 6 5 4 3 2 1 | | | | | | | | | x | x | x x sofc[3] sofc[2] vckc[1] | | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 3 - 2 | SOF Con-<br>trol | | | | | | | | | Table 48. SOF & VCLK Signal Length Control Register | Address<br>56 <sub>h</sub> | | SOF and VCLK Signal Length Control | | | | | | | | | |----------------------------|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------|--|--------|-----------------|--|--|--| | msb (7) | 6 | 6 5 4 3 2 | | | | | | | | | | х | x | x x sofc[3] sofc[2] vckc[1] | | | | | | | | | | 1 - 0 | VCLK Con-<br>trol | vck[1:0] = 01<br>vck[1:0] = 10 | $_{\rm b}$ = 1 MCLK W<br>$_{\rm b}$ = 8 MCLKs \<br>$_{\rm b}$ = 64 MCLKs<br>$_{\rm b}$ = Full Row V | Wide<br>Wide | | )<br>) | 10 <sub>b</sub> | | | | Table 48. SOF & VCLK Signal Length Control Register The Greycode and Readout Control Register; Table 49 allows the user to choose if the column and row addresses are to utilize Greycode address format or not. It also allows the user to select the user to select the direction of the row and column readout. The **rrc** when enabled causes the column data to be readout in the reverse direction as compared to the normal readout direction. The **rrr** when enabled causes the row data to be readout in the reverse direction as compared to the normal readout direction. The gcc bit when enabled causes the column addresses to be Greycoded. The **gcr** bit when enabled causes the column addresses to be Greycoded. | Address<br>57 <sub>h</sub> | | Greycode and Readout Control | | | | | | | | |----------------------------|-----------------------------------------|----------------------------------------------------|-----------------------------|---------|-----|-----|----------------|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | x | х | х | × | gcr | gcc | rrr | rrc | | | | Bit<br>Number | Function | | Description | | | | | | | | 7-4 | Unused | Unused | | | | | | | | | 3 | Row Grey-<br>code<br>Address | $1_b = Greyco$<br>$0_b = Binary I$ | de addressing<br>Addressing | Enabled | | | 0 <sub>b</sub> | | | | 2 | Column<br>Greycode<br>Address<br>Enable | 1 <sub>b</sub> = Greyco<br>0 <sub>b</sub> = Binary | de addressing<br>Addressing | Enabled | | | 1 <sub>b</sub> | | | Table 49. Greycode and Readout Control Register | Address<br>57 <sub>h</sub> | | Greycode and Readout Control | | | | | | | | | |----------------------------|-------------------|------------------------------|------------------------------------------------------------------------|---|---|---|---------|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | lsb (0) | | | | | x | x | x | x x gcr gcc rrr | | | | | | | | | 1 | Row Read-<br>out | | b = Reverse Readout (Top to Bottom) b = Normal Readout (Bottom to Top) | | | | | | | | | 0 | Column<br>Readout | ~ | b = Reverse Readout (Right to Left) b = Normal Readout (Left to Right | | | | | | | | Table 49. Greycode and Readout Control Register The Internal Timing Control Register 1 (shs time definition); Table 50 and Internal Timing Control Register 2 (shr time definition); Table 51 are used to define the size of internal timing pulse widths. In default, both **shs** and **shr** are 6 MCLK's wide. A maximum of 64 MCLK's can be programmed for the shs delay and another 64 MCLK's for the shr delay, for a total 0f 128 MCLK's. Note! writing 00h to either of these Registers will write a maximum timing delay of 64 MCLK's. i.e. 00 = 64 MCLK | Address<br>5F <sub>h</sub> | | Internal Timing Control | | | | | | | | | |----------------------------|----------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--|--|--| | msb (7) | 6 | 5 | 5 3 2 1 | | | | | | | | | х | x | shs[5] | shs[4] | shs[3] | shs[2] | shs[1] | shs[0] | | | | | Bit<br>Number | Function | | Reset<br>State | | | | | | | | | 7-6 | Unused | Unused | Jnused | | | | | | | | | 5 - 0 | shs | shs[5:0] = 00<br>shs[5:0] = 00<br>shs[5:0] = 00 | shs[5:0] = $000000_b$ = 64 MCLKs Wide<br>shs[5:0] = $000001_b$ = $1_d$ MCLKs Wide<br>shs[5:0] = $000010_b$ = $2_d$ MCLKs Wide<br>shs[5:0] = $000011_b$ = $3_d$ MCLKs Wide<br>shs[5:0] = $1111111_b$ $111111$ | | | | | | | | Table 50. Internal Timing Control Register 1 (shs time definition) | Address<br>60 <sub>h</sub> | | | Internal Timing Control | | | | | | | | | |----------------------------|----------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------|--------|----------------|--|--|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | + | Isb (0) | | | | | | x | x | shr[5] | shr[4] | shr[3] | shr[2] | shr[1] | shr[0] | | | | | | Bit<br>Number | Function | | | Description | | | Reset<br>State | | | | | | 7-6 | Unused | Unused | | | | | xx | | | | | | 5 - 0 | shr | shr[5:0] = 00<br>shr[5:0] = 00<br>shr[5:0] = 00 | $0000_b = 64 \text{ M}$<br>$0001_b = 1_d \text{ M}$<br>$0010_b = 2_d \text{ M}$<br>$0011_b = 3_d \text{ M}$<br>$\begin{vmatrix} 1 \\ 1 \\ 1 \end{vmatrix}$<br>$1111_b = 63_d \text{ N}$ | CLKs Wide<br>CLKs Wide<br>CLKs Wide | $\bigcirc \bigcirc \bigcirc$ | | 001010b | | | | | Table 51. Internal Timing Control Register 2 (shr time definition) The HCLK Delay Register; Table 52 allows the user to program the delay for the start of the HCLK signal. The delay is calculated in accordance to the result of inserting the value of the register into the following formula: Delay = ((hckd[d]-4)x 0.5) - 16 MCLKs | Address<br>64 <sub>h</sub> | | ♦ HCLK Control | | | | | | | | |----------------------------|----------|----------------|-----------------------------|---|---|---|---------|--|--| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | Isb (0) | | | | х | FUØ | FUO | FUO FUO FUO hckd[2] hckd[1] | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 . | Unused | Unused | х | | | | | | | | 6 - 3 | FUO | Factory Use | Only | | | | | | | Table 52. HCLK Delay Register | Address<br>64 <sub>h</sub> | | | HCLK ( | Control | | | Default<br>5C <sub>h</sub> | |----------------------------|---------------|---------------|------------------------------------------------------------------------------------------------------|----------|---------|---------|----------------------------| | msb (7) | 6 | 5 | 4 | 3 | 2 | 1 | Vsb (0) | | X | FUO | FUO | FUO | FUO | hckd[2] | hckd[1] | hckd[0] | | 2 - 0 | HCLK<br>Delay | Delay = ((hcl | <d[d]-4)x -<="" 0.5)="" td=""><td>16 MCLKs</td><td></td><td></td><td>100<sub>b</sub></td></d[d]-4)x> | 16 MCLKs | | | 100 <sub>b</sub> | Table 52. HCLK Delay Register The Pixel Data Stream Control Register allows the user to select how the output pixel data stream is encoded/formatted. The vcb bit allows the user to force all the Blanking data coming out of the A2D to be 0. The **vcg** bit allows the user to choose between encoded pixel data output stream or non-encoded pixel data output stream. The vcc bit allows the user to clip the output active pixel data to lie between 001 and 3FE The default mode (**Normal Mode**) has the SOF, HCLK, VCLK etc. signals being utilised to indicate the start of data and the end of data. (Figure 2, on page 7 and Figure 14, on page 20) Register Value = 00<sub>h</sub> Another mode, **Video Mode** is a mode where the SOF and Row start/end signals are encoded (contained) in the Active Pixel data stream. In addition, all data that is not a SOF, Row start/end, or Active pixel data are forced to 0. i.e. all Blanking data from the A2D are forced to 0. The following sequence identifies the signals below: (see Figure , on page 30) - a) SOF (1st Row of Pixel Data) "3FF x 4) - b) Start of all other Rows "3FF x 2" then "900 x 2 Register Value = 70 | Address<br>65 <sub>h</sub> | | Pixel Data Stream Signal Control Register | | | | | | | | |----------------------------|-------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------|---|-------------------|--|--| | msb (7) | 6 | 5 | 5 4 3 2 | | | | | | | | х | vcb | vsg | vsg vcc FUO FUO (FUO) | | | | | | | | Bit<br>Number | Function | | Description | | | | | | | | 7 | Unused | Unused | nused | | | | | | | | 6 | Vcode<br>Blanking | - | b = All blanking data will be forced to 0 b = Blanking of Data | | | | | | | | 5 | Vcode<br>Sync Gen-<br>eration | start of R<br>indicates<br>stream]<br>0 <sub>b</sub> = Use of S | = Prefixes 3FF x 4 to beginning of active pixel data to indicate start of Row 1(SOF signal). Prefixes 3FF x 2 and then 000 x 2 to indicate start of all following Rows of data (VCLK) [Encoded data stream] = Use of SOF, HCLK etc. signals for sync generation (No coded data stream) | | | | | | | | 4 | Vcode<br>Clipping | | output data st<br>ing of output c | ream to values<br>lata stream | 001 <sub>b</sub> to 3FE <sub>b</sub> | ) | 0 <sub>b</sub> | | | | 3 - 0 | FUO | Factory Use | Only | | | | 0000 <sub>b</sub> | | | Table 53. Pixel Data Stream Signal Control Register The FRC Definition Register; Table 54 allows the user to define the size of the dark rows to use as Clamping rows. The frcs bit identifies the starting position of the Clamping rows. i.e. If 4d is written to this register, the first clamped dark row would be the 4th row. The frcd bit identifies the FRC row depth. Allows the user to select the number of dark rows to clamp on. NOTE! Since there exists ONLY 11 dark rows the addition of FRC Row Depth + FRC Row Start should not be greater than 11, otherwise light rows would be clamped in the process. | Address<br>67 <sub>h</sub> | | | FRC De | efinition | | | Default<br>24 <sub>h</sub> | |----------------------------|------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|----------------|----------------------------| | msb (7) | 6 | 5 | 4 | 3 | 2 | | Isb (0) | | х | FUO | frcd[1] | frcd[0] | frcs[3] | frcs[2] | frcs[1] | frcs[0] | | Bit<br>Number | Function | | | Description | | $\overline{)}$ | Reset<br>State | | 7 | Unused | Unused | | | | | х | | 6 | FUO | | F | actory Use On | ly | | | | 5 - 4 | FRC Row<br>Depth | NOTE!! The | nes the number of Clamping Rows. E!! The addition of FRC Row Depth + FRC Row Start should be greater than 11 <sub>d</sub> . | | | | | | 3 - 0 | FRC Row<br>Start | Defines the f | irst Clamping ı | row. Defines th | e FRC starting | g point. | 0100 | Table 54. FRC Definition Register #### 14.0 Electrical Characteristics | | ABSOLUTE MAXIMUM RATINGS <sup>1</sup> (Voltages Referenced to VSS) | | | | | | | | | |------------------|--------------------------------------------------------------------|-------------------------------|------|--|--|--|--|--|--| | Symbol | Parameter | Value | Unit | | | | | | | | $V_{DD}$ | DC Supply Voltage | -0.5 to 3.8 | V | | | | | | | | V <sub>in</sub> | DC Input Voltage | 0.5 to V <sub>DD</sub> + 0.5 | ) v | | | | | | | | V <sub>out</sub> | DC Output Voltage | -0.5 to V <sub>DD</sub> + 0.5 | V | | | | | | | | I | DC Current Drain per Pin, Any Single Input or Output | ±50 \ | mA | | | | | | | | 1 | DC Current Drain, V <sub>DD</sub> and V <sub>SS</sub> Pins | ±100 | mA | | | | | | | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | | | | | | | T <sub>L</sub> | Lead Temperature (10 second soldering) | 300 | °C | | | | | | | <sup>&</sup>lt;sup>1</sup> Maximum Ratings are those values beyond which damage to the device may occur. $\begin{aligned} & V_{SS} = AV_{SS} = DV_{SS} = V_{SSO} \text{ (DV}_{SS} = V_{SS} \text{ of Digital circuit, } AV_{SS} = V_{SS} \text{ of Analog Circuit)} \\ & V_{DD} = AV_{DD} = DV_{DD} = V_{DDO} \text{ (DV}_{DD} = V_{DD} \text{ of Digital circuit, } AV_{DD} = V_{DD} \text{ of Analog Circuit)} \end{aligned}$ | RECOMMEN | RECOMMENDED OPERATING CONDITIONS (to guarantee functionality; voltage referenced to VSS) | | | | | | | | | |----------------|------------------------------------------------------------------------------------------|------|-----|------|--|--|--|--|--| | Symbol | Parameter | Min. | Max | Unit | | | | | | | $V_{DD}$ | DC Supply Voltage, V <sub>DD</sub> = 3.3V (Nominal) | 3.0 | 3.6 | V | | | | | | | T <sub>A</sub> | Commercial Operating Temperature | 0 | 40 | °C | | | | | | | TJ | Junction Temperature | 0 | 55 | °C | | | | | | #### Notes: - All parameters are characterized for DC conditions after thermal equilibrium has been established. - Unused inputs must always be tied to an appropriate logic level, e.g., either $V_{SS}$ or $V_{DD}$ . - This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than the maximum rated voltages to this high impedance circuit. For proper operation it is recommended that $V_{in}$ and $V_{out}$ be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . **DC ELECTRICAL CHARACTERISTICS** ( $V_{DD} = 3.3V \pm 0.3V$ ; $V_{DD}$ referenced to $V_{SS}$ ; $T_a = 0$ °C to 40°C) $T_A = 0$ °C to 40°C Symbol Condition Min. Max Characteristic Unit $V_{IH}$ Input High Voltage 2.0 $V_{DD} + 0.3$ V $V_{IL}$ Input Low Voltage -0.3 8.0 V Input Leakage Current, No Pull-up Resistor $V_{in} = V_{DD}$ or $V_{SS}$ -5 5 μΑ | I <sub>OH</sub> | Output High Current | V <sub>DD</sub> = Min., V <sub>OH</sub> Min. = 0.8 * V <sub>DD</sub> | -3 | | mA | |-----------------|--------------------------------|----------------------------------------------------------------------|-----------------------|------|----| | I <sub>OL</sub> | Output Low Current | $V_{DD} = Min., V_{OL} Max = 0.4 V$ | 3 | | mA | | V <sub>OH</sub> | Output High Voltage | V <sub>DD</sub> = Min., I <sub>OH</sub> = -100μA | V <sub>DD</sub> - 0.2 | | V | | V <sub>OL</sub> | Output Low Voltage | $V_{DD} = Min., I_{OL} = 100\mu A$ | 40 | 0.2 | V | | I <sub>OZ</sub> | 3-State Output Leakage Current | Output = High Impedance, $V_{out} = V_{DD}$ or $V_{SS}$ | 10 | 10 | μΑ | | I <sub>DD</sub> | Maximum Standby Supply Current | $I_{out} = 0mA$ , $V_{in} = V_{DD}$ or $V_{SS}$ | 0 | 15.0 | mA | | | POWER DISSIPATION (VDD = 3.0V, VDD referenced to VSS; At = 25°C) | | | | | | | | | |--------------------|------------------------------------------------------------------|---------------------|------------|------|--|--|--|--|--| | Symbol | Parameter | Condition | Typ \ | Unit | | | | | | | P <sub>STDBY</sub> | Standby Power | INIT Pin Logic High | ( (100 ) ) | uW | | | | | | | P <sub>AVG</sub> | Average Power | 13.5 MHz Operation | 250 | mW | | | | | | | M | MCM20027 MONOCHROME CMOS IMAGE SENSOR ELECTRO-OPTICAL CHARACTERISTICS | | | | | | | | |------------------|-----------------------------------------------------------------------|--------------|--------------------|-------|--|--|--|--| | Symbol | Parameter | Тур/ | Unit | Notes | | | | | | E <sub>sat</sub> | Saturation Exposure | Q.14 \ \ / \ | μJ/cm <sup>2</sup> | 1 | | | | | | QE | Peak Quantum Efficiency (@550nm) | 18 | % | 2 | | | | | | PRNU | Photoresponse Non-uniformity | 12 | % pk-pk | 3 | | | | | #### Notes: <sup>2.</sup>Refer to typical values from Figure 3, MCM20027 nominal spectral response. 3.For a 100 x 100 pixel region under uniform illumination with output signal equal to 80% of saturation signal. | | MCM20027 COLOR CMOS IMAGE SÉNSOR ELECTRO-OPTICAL CHARACTERISTICS | | | | | | | | |-----------------|------------------------------------------------------------------|---|---|-----|--------------------|-------|--|--| | Symbol | Parameter | V | | Тур | Unit | Notes | | | | $E_{sat}$ | Saturation Exposure | T | | 0.3 | μJ/cm <sup>2</sup> | 1 | | | | QE <sub>r</sub> | Red Peak Quantum Efficiency @ λ <del>7</del> 650 nm | 1 | \ | 12 | % | 2 | | | | QEg | Green Peak Quantum Efficiency @ λ = 550 nm | - | | 11 | % | 2 | | | | QE <sub>b</sub> | Blue Peak Quantum Efficiency @ λ = 450 nm | < | | 8 | % | 2 | | | #### Notes: <sup>2.</sup>Refer to typical values from Figure 3, MCM20027 nominal spectral response. | | CMOS IMAGE SENSOR CHARACTERISTICS | | | | | | | | | |-----------------|-------------------------------------------|--------|--------------------|-------|--|--|--|--|--| | Symbol | Rarameter | Тур | Unit | Notes | | | | | | | | Sensitivity | 1.8 | V/lux-sec | | | | | | | | I <sub>d</sub> | Photodiode Dark Current | 0.2 | nA/cm <sup>2</sup> | | | | | | | | DSNU | Park Signal Non-Uniformity (Entire Field) | 0.4 | % rms | | | | | | | | CTE | Pixel Charge Transfer Efficiency | 0.9995 | % | 1 | | | | | | | f <sub>H</sub> | Horizontal Imager Frequency | 11.5 | MHz | 4 | | | | | | | X <sub>ab</sub> | Blooming Margin - shuttered light | 200 | | 2,3 | | | | | | <sup>1.</sup>For $\lambda$ = 550 nm wavelength. <sup>1.</sup>For $\lambda$ = 550 nm wavelength. ### **MOTOROLA** ### SEMICONDUCTOR TECHNICAL DATA #### Notes: - 1. Transfer efficiency of photosite - 2. $X_{ab}$ represents the increase above the saturation-irradiance level ( $H_{sat}$ ) that the device can be exposed to before blop fing of the pixel will occur. - 3. No column streaking - 4. At 30fps VGA | | | GENERAL | \ | | |-----------------------------------|----------------------------------------------|---------|--------------------|-------| | Symbol | Parameter | Тур | Unit | Notes | | n <sub>e</sub> - <sub>total</sub> | Total <u>System</u> (equivalent) Noise Floor | 70 | e <sup>-</sup> rms | 1 | | DR | System Dynamic Range | 50 | dB | | #### Notes: 1.Includes amplifier noise, dark pattern noise and dark current shot noise at 13.5 MHz data rates. # ANALOG SIGNAL PROCESSOR CHARACTERISTICS | | Analog to Digital Converter (ADC) | | | | | | | | | | |------------------|-----------------------------------|--------|--------------|------|-------|--|--|--|--|--| | Symbol | Parameter | // Min | Тур | Max | Units | | | | | | | | Resolution | | 10 | | bits | | | | | | | V <sub>IN</sub> | Input Dynamic Range <sup>8</sup> | | 2.5 | | Vpp | | | | | | | INL | Integral Non-Linearity | | <u>+</u> 1.0 | | LSB | | | | | | | DNL | Differential Non-Linearity | | <u>+</u> 0.5 | | LSB | | | | | | | f <sub>max</sub> | ADC Clock Rate | | | 13.5 | MHz | | | | | | Notes: <sup>8</sup> Effective differential signal dynamic range <sup>9.</sup> INL & DNL test limits are adjusted to compensate for the effects of the LRC, DOVA and DPGA stages between teh EXT\_VINS input and the input of the ADC. #### 15.0 MCM20027 Pin Definitions Figure 20. MCM20027 Pin Definitions | Pin | Pin | | Pin | | |-----|---------------|------------------------------|------|-------| | No. | Name | Description | Туре | Power | | 1 | INIT | Sensor Initialize | J, · | | | 2 | DVDD | Digital Power | Р | D | | 3 | DVSS | Digital Ground | G | D | | 4 | AVSS | Analog Ground | G | Α | | 5 | AVDD | Analog Power | Р | Α | | 6 | CLRCA | Line Rate Clamp Output | 0 | | | 7 | CLRCB | Line Rate Clamp Output | 0 | | | 8 | TST_VR | Analog test reference Output | 0 | | | 9 | TST_VS | Analog test signal Output | 0 | | | 10 | EXT_VINR | Analog test reference Input | I | | | 11 | EXT_VINS | Analog test signal Input | I | | | 12 | AVSS | Analog Ground | G | Α | | 13 | AVDD | Analog Power | Р | Α | | 14 | CVREFM | Bias Reference Bottom Output | 0 | | | 15 | CVREFP | Bias Reference Top Output | 0 | | | 16 | VAG | Common Mode Cap Input | I | | | 17 | VAGRETN | Common Mode Cap Return | | Α | | 18 | VAGREF | Common Mode Caps Input | I | | | 19 | EXTRESR<br>TN | EXTRES Return | | Α | | 20 | EXTRES | External Bias Resistor Input | I | | | 21 | CVBG | Bandgap Voltage Testpoint | | / | | 22 | AVSS | Analog Ground | G | A | | 23 | AVDD | Analog Power | Ρ | A | | 24 | BIAS_IN | Pixel row 1046/7 inj Bias in | 1 ( | ( | | | 1 | | | | |-----|----------|---------------------------|---------------|--------| | Pin | Pin | Description | Pin | Power | | No. | Name | 2001/2001 | Туре | 1 OWCI | | 25 | VDD_PIX | Pixel power | $\overline{}$ | | | 26 | VSS_PIX | Pixel ground | | | | 27 | DVSS | Digital Ground | G | D | | 28 | DVDD | Digital Power | Р | D | | 29 | SCLK | I2C Serial Clock | I/O | | | 30 | SDATA | I2C Serial Data | I/O | | | 31 | PIX_OUT0 | Output bit 0 = 1 Weight | 0 | | | 32 | PIX_OUT1 | Output bit 1 = 2 Weight | 0 | | | 33 | PIX_OUT2 | Output bit 2 = 4 Weight | 0 | | | 34 | PIX_OUT3 | Output bit 3 = 8 Weight | 0 | | | 35 | PIX_OUT4 | Output bit 4 = 16 Weight | 0 | | | 36 | DVDD | Digital Power | Р | D | | 37 | DVSS | Digital Ground | G | D | | 38 | PIX_QUT5 | Output bit 5 = 32 Weight | 0 | | | /39 | PIX_OUT6 | Output bit 6 = 64 Weight | 0 | | | 40 | RIX_OUT? | Output bit 7 = 128 Weight | 0 | | | 41/ | PIX_QUT8 | Output bit 8 = 256 Weight | 0 | | | 42( | PIX_QUT9 | Output bit 9 = 512 Weight | 0 | | | 43 | MELK | Master Clock | Ι | | | 44 | VCLK | Line Sync | 0 | | | 45 | HCLK | Pixel Sync | 0 | | | 46 | SYNC | Sensor Sync Signal | I | | | 47 | STROBE | Strobe signal | 0 | | | 48 | SOF | Start Of Frame | 0 | | ### Table 55, MCM20027 Pin Definitions | I | INPUT | |----------|---------------| | Р | POWER | | G | GROUND | | O | OUTPUT | | <b>D</b> | DIGITAL | | Ä | ANALOG | | I/O | BIDIRECTIONAL | ### 16.0 MCM20027 Packaging Information Figure 21. 48 Terminal ceramic leadless chip carrier (bottom view) | | | . \ | | | |-----|-----------------|-------------|--|--| | Dim | Min(Inches) | Max(Inches) | | | | Α | 0.555 | 0.572 | | | | В | 0.525 | 0.545 | | | | С | ^ | 0.09362 | | | | D | 0.016 | 0.024 | | | | Е | 0.054 | 0.068 | | | | F | 0.075 | 0.095 | | | | G | 0.040 BSC | | | | | Н | 6.033 | 0.047 | | | | J | 0.555 | 0.572 | | | | K | 0.525 | 0.545 | | | | R | 0.0075 (Radius) | | | | | RA | 0.0075 (Radius) | | | | | | > | · | | | Figure 23. Center of the focal plane array with respect to the die cavity (top view) Notes: - 1. Dimensions are in inches. - 2. Interpret dimensions and tolerances per ASME Y14.5-1994 | | | Metric (mm) | | | English (inches) | | | |-----------|-------------------------------------|-------------|---------|---------|------------------|---------|---------| | Dimension | Description | Nominal | min | max | Nominal | min | max | | | | | | | | | | | Α | Glass (Thickness) | 0.55000 | 0.50000 | 0.60000 | 0.02165 | 0.01969 | 0.02362 | | В | Cavity (Depth) | 1.11760 | 0.99060 | 1.24460 | 0.04400 | 0.03900 | 0.04900 | | С | Die - Si (Thickness) | 0.72500 | 0.70500 | 0.74500 | 0.02854 | 0.02776 | 0.02933 | | D | Bottom Layer (Thickness) | 0.43180 | 0.38100 | 0.48260 | 0.01700 | 0.01500 | 0.01900 | | E | Die Attach - bondline (Thickness) | 0.02540 | 0.01270 | 0.07620 | 0.00100 | 0.00050 | 0.00300 | | F | Glass Attach - bondline (Thickness) | 0.02540 | 0.00635 | 0.05080 | 0.00100 | 0.00025 | 0.00200 | | G | Imager to Lid - outer surface (d) | 0.94260 | 0.67575 | 1.17770 | 0.03711 | 0.02660 | 0.04637 | | Н | Imager to Lid - inner surface (d) | 0.39260 | 0.17575 | 0.57770 | 0.01546 | 0.00692 | 0.02274 | | J | Imager to seating plane - of pkg | 1.18220 | 1.09870 | 1.30380 | 0.04654 | 0.04326 | 0.05133 | | _ | Pkg (Th - total) | 2.12480 | 1.87795 | 2.37800 | 0.08365 | 0.07393 | 0.09362 | | | Base (Th) | 1.54940 | 1.70180 | 1.39700 | 0.06100 | 0.06700 | 0.05500 | Note: The package sketch is representative and does not necessarily reflect exact scale and relative feature sizes. Reference Notes: 1mil = 25.4um 1mm = 39.37mil Figure 22. 48 Terminal ceramic leadless chip carrier (z-direction view) #### 17.0 MCM20027 Typical Connection Below you will find a schematic illustrating a typical connection of an MCM20027 CMOS sensor. One can use this as a reference when connecting the sensor with another external device such as an image processor, SDRAM etc. This schematic also illustrates the connection of the required passives on the sensor. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, no does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vay in different applications and actual performance may vary over time. All operating parameters, including "Typicals must be validated for each customer application by sustomer's technical experts. Motorola does not convey any license under its patent rights nor the rights o others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney feet arising out of directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges tha Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equa Opportunity/Affirmative Action Employee. MFax is a trademark of Motorola, How to reach us: USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver Oplorado 80217. 1-800-441-2447 or 303-675-2140 MFax<sup>TM</sup>: RMFAX@enail.sps.mot.com -TOUCHTONE (602) 244-6609 HOME PAGE:http://motorola.com/sps/ **JAPAN:** Nippon Motorola Ltd.: SPD, Strategic Planning Office, 141, 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan. 81-3-5487-8488 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Pa 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298 #### **ELECTRO STATIC DISCHARGE WARNING:** This device is sensitive to electrostatic discharge (ESD).ESD immunity meets Human Body Model (HBM) $\leq$ 1500 V and Machine Model (MM) $\leq$ 150 V Additional ESD data upon request. When handling this part, proper ESD precautions should be followed to avoid exposing the device to discharges which may be detrimental to its immediate performance and/or reduce the parts expected lifetime..